## Renesas

## HD66789

## 528-channel, One-chip Driver for Amorphous TFT Panels with 262,144-color display RAM, Power Supply Circuit, and Gate Circuit

Description ..... 5
Features ..... 6
Block Diagram ..... 7
Pin Functions ..... 8
PAD arrangement ..... 14
PAD Coordinate ..... 15
BUMP Arrangements ..... 17
Block Function ..... 18

1. System Interface ..... 18
2. External Display Interface ..... 19
3. Bit Operations ..... 19
4. Address Counter (AC) ..... 19
5. Graphics RAM (GRAM) ..... 19
6. Timing Generator ..... 19
7. Oscillation Circuit (OSC) ..... 20
8. LCD Driver Circuit ..... 20
10.Liquid crystal drive power supply circuit ..... 20
GRAM Address MAP ..... 21
Instructions ..... 28
Outline ..... 28
Instructions ..... 29
Index ..... 29
Status Read ..... 30
Start Oscillation (R00h) ..... 30
Driver Output Control (R01h). ..... 30
LCD Driving Wave Form Control (R02h) ..... 32
Entry Mode (R03h) Compare Register 1 (R04h) Compare Register 2 (R05h) ..... 33
Display Control 1 (R07h) ..... 36
Display Control 2 (R08h) ..... 38
Display control 3 (R09h) ..... 40
Frame Cycle Control (R0Bh) ..... 41
External Display Interface Control (R0Ch) ..... 44
Power Control 1 (R10h) Power Control 2 (R11h) ..... 48
Power Control 3 (R12h) Power Control 4 (R13h) ..... 51
RAM Address Set (R21h) ..... 53
Write Data to GRAM (R22h) ..... 54
RAM Access through RGB-I/F and System I/F ..... 59
Read Data Read from GRAM (R22h) ..... 60
RAM Write Data Mask (R23h) RAM Write Data Mask (R24h) ..... 63
$\gamma$ Control (R30h to R39h) ..... 64
Gate Scan Position (R40h) ..... 65
Vertical Scroll Control (R41h). ..... 66
1st-Screen Drive Position (R42h) 2nd-Screen Drive Position (R43h) ..... 66
Horizontal RAM Address Position (R44h) Vertical RAM Address Position (R45h) ..... 67
Instruction List (T.B.D.) ..... 68
Reset Function ..... 69
Interface Specifications ..... 71
System Interface ..... 73
80-system 18-bit interface ..... 74
80-system 16-bit interface ..... 75
80-system 9-bit interface ..... 76
Data transmission synchronizing in 9-bit bus interface mode ..... 77
80-system 8-bit interface ..... 78
Data transmission synchronizing in 8 -bit bus interface mode ..... 80
Serial Peripheral interface (SPI) ..... 81
VSYNC Interface ..... 84
Conditions on using VSYNC interface ..... 86
External Display Interface ..... 88
RGB interface ..... 88
VLD and ENABLE signals ..... 89
RGB interface timing ..... 89
Moving picture display ..... 91
RAM access through system interface in RGB-I/F mode ..... 91
6-bit RGB interface ..... 92
Data transmission synchronization in 6-bit RGB interface mode ..... 92
16-bit RGB interface ..... 93
18-bit RGB interface ..... 94
Conditions on using external display interface ..... 95
Timing Interfacing with Liquid Crystal Panel Signals ..... 97
Scan Mode Setting ..... 99
High-Speed Burst RAM Write Function ..... 100
Conditions on using high-speed RAM write mode ..... 101
High-Speed RAM Write with Window Address. ..... 103
Window Address Function ..... 105
Graphics Operation Function ..... 106
Graphics Operation ..... 106
Write-data Mask Function ..... 107
Graphics Operation Processing ..... 107
$\gamma$-Correction Function ..... 111
Configuration of Grayscale Amplifier ..... 112
$\gamma$-Correction Register ..... 114
Ladder resistors and 8 -to- 1 selector ..... 115
Variable resistor ..... 115
Relationship between RAM data and output level ..... 121
8-color Display Mode ..... 122
System Configuration ..... 124
Configuration of Power Generation Circuit ..... 125
Specification of External Elements Connected to HD66789 Power Supply ..... 126
Instruction Setting Flow ..... 127
Power Supply Setting Flow ..... 129
Pattern Diagram for Voltage Setting ..... 130
Oscillation Circuit ..... 131
n-raster-row Inversion AC Drive ..... 132
Interlaced Drive ..... 133
AC Timing ..... 135
Frame-Frequency Adjustment Function ..... 136
Relationship between Liquid Crystal Drive Duty and Frame Frequency ..... 136
Screen -split Drive Function ..... 137
Conditions on Setting the 1st/2nd Screen Drive Position Register ..... 138
Absolute Maximum Values ..... 140
Electric Characteristics (T.B.D.) ..... 141
DC Characteristics ..... 141
AC Characteristics ..... 142
80-system Bus Interface Timing Characteristics. ..... 142
Clock Synchronized Serial Interface Timing Characteristics ..... 145
Reset Timing Characteristics ( $\mathrm{V}_{\mathrm{CC}}=1.8$ to 3.7 V ) ..... 146
RGB interface timing characteristics ..... 147
Liquid crystal driver output characteristics ..... 149
Electrical Characteristics Notes ..... 149
Load circuits for measuring AC characteristics ..... 152
80-system Bus Operation ..... 152
Clock Synchronized Serial Interface Operation ..... 153
RESET Operation ..... 153
RGB I/F Operation. ..... 154
Liquid crystal Driver Output. ..... 154

## Description

The HD66789 handles 262,144 TFT colors and can drive a TFT color liquid crystal display of 176 RGB x 240 dots with an incorporated RAM compliant to graphics display of 176 RGB x 240 dots at maximum, and a 528 -channel source driver outputs. The HD66789 incorporates a gate driver and a power circuit for driving liquid crystal display to drive a TFT panel with a single chip.

The HD66789's bit-operation functions, $8 / 9 / 16 / 18$-bit high-speed bus interface, and high-speed RAM-write functions enable efficient transfer of data and high-speed data update on a graphics RAM. The HD66789's 6/16/18-bit RGB interface (VSYNC, HSYNC, DOTCLK, ENABLE, and PD 17 to 0) and VSYNC interface (system interface + VSYNC) provide an interface for moving picture display. With a window address function that facilitates the moving picture display in an arbitrary area and enables simultaneous display of moving pictures and the contents of the internal RAM, the HD66789 enables moving picture display not constrained by the still picture area. Accordingly, the data transmission is reduced to minimum, thereby saving power consumed by a system as a whole when displaying moving pictures.

The HD66789 supports power-saving operation up to the power supply voltage of 2.4 V with a voltage follower circuit that generate voltage to drive liquid crystal. The HD66789 also incorporates 8-color display and standby functions that allow precise power control by software. These features make this LSI the ideal solution for any medium or small-sized portable battery-driven products such as digital cellular phones supporting WWW browsers or small PDA, where long battery life and board size are major concern.

## Features

- Liquid crystal controller/driver for 262,144 TFT-color 176RGB x 240-dot graphics display
- Single chip solution for a TFT display panel
- System interface
- 8-/9-/16-/18-bit high-speed bus interface
- Serial Peripheral Interface (SPI)
- 8-bit transmission x 3 times ( $262 \mathrm{k} / 65 \mathrm{k}$ color modes)
- Interface for moving picture display
- 6-/16-/18-bit RGB interface (VSYNC, HSYNC, DOTCLK, ENABLE, PD17-0)
- VSYNC interface (System interface + VSYNC)
- High-speed burst RAM write function
- Window address function to write data to the rectangular area of RAM specified by the window address
- Interface to facilitate moving picture display in an arbitrary area
- Reduce data transmission by transmitting only the data for the moving picture display area
- Simultaneous display of moving pictures and the contents of the internal RAM
- Bit unit operations for processing graphics
- Write data mask function by bit
- Functions for controlling abundant color displays
- Simultaneous availability of 262,144 colors with $\gamma$-correction function
- Line-unit vertical scrolling
- Low-power architecture: features for low-power operation
- $\quad \mathrm{Vcc}=2.4 \sim 3.3 \mathrm{~V}$ (internal logic power supply)
- $\quad$ IOVcc $=1.8 \sim 3.3 \mathrm{~V}$ (interface I/O power supply)
- $\quad \mathrm{Vci}=2.5 \sim 3.3 \mathrm{~V}$ (analogue power supply)
- $\quad \mathrm{DDVDH}=4.5 \sim 5.5 \mathrm{~V}$ (liquid-crystal drive voltage)
- Power saving function (standby mode etc.)
- Partial liquid crystal drive to display two screens at arbitrary positions
- Voltage followers for liquid crystal drive power circuit to fend off the direct current from bleederresistors
- Step-up circuit generating liquid crystal drive voltage up to 6-time scale
- 95,040-byte internal RAM
- Incorporated liquid crystal display driver with 582 source outputs and 240 gate outputs
- n-raster-row liquid crystal AC drive, enabling polarity inversion by every arbitrary number of rasterrows
- Internal oscillation and hardware reset
- Reversible direction of signals between RAM and source driver
- Exclusive for Cst structure


## Block Diagram



## Pin Functions



| Signals | Number of Pins | 1/0 | Connected to | Functions |
| :---: | :---: | :---: | :---: | :---: |
| RS | 1 | I | MPU | Select register. <br> Low: Index/status, High: Control <br> Fix to the "IOVcc" or "GND" level while using SPI. |
| WR*/SCL | 1 | I | MPU | In 80-system bus interface mode, serves as a write strobe signal. Data are written at "Low" level. <br> In Serial Peripheral Interface mode, serves as synchronizing clock signal. |
| RD* | 1 | I | MPU | In 80-system bus interface mode, serves as read-strobe signal. Data are read at the low level of the signal. <br> Fix to the "IOVcc" or "GND" level while using SPI. |
| DB0/SDI | 1 | 1/O | MPU | 18-bit parallel bi-directional data bus. <br> 8-bit bus: DB17-DB10 <br> 9-bit bus: DB17-DB9 <br> 16-bit bus: DB17-DB10 and DB8-DB1 <br> 18-bit bus: DB17-DB0 <br> Unused pins must be fixed to the IOVcc or GND level. <br> Serves as serial data input pin (SDI) in Serial Peripheral Interface mode, where data are input on the rising edge of SCL signal. |
| DB1/SDO | 1 | 1/O | MPU | 18-bit parallel bi-directional data bus. <br> 8-bit bus: DB17-DB10 <br> 9-bit bus: DB17-DB9 <br> 16-bit bus: DB17-DB10 and DB8-DB1 <br> 18-bit bus: DB17-DB0 <br> Unused pins must be fixed to the IOVcc or GND level. <br> Serves as serial data output pin (SDO) in Serial Peripheral Interface mode, where data are output on the falling edge of the SCL signal. |
| DB2~DB17 | 16 | I/O | MPU | 18-bit parallel bi-directional data bus. <br> 8-bit bus: DB17-DB10 <br> 9-bit bus: DB17-DB9 <br> 16-bit bus: DB17-DB10 and DB8-DB1 <br> 18-bit bus: DB17-DB0 <br> Unused pins must be fixed to the IOVcc or GND level. |
| ENABLE | 1 | I | MPU | Indicate whether RAM data are valid or not when RGB interface is used. <br> Low: Selected (access enabled) <br> High: Not selected (access disabled) <br> Must be fixed to the IOVcc or GND level when not used. <br> ENABLE signal invert the polarity according to the setting of EPL resister. |


| Signals | Number of Pins | 1/0 | Connected to | Functions |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ENABLE | 1 | I | MPU | EPL ENABLE | VLD | RAM Write | RAM Address |
|  |  |  |  | 00 | 0 | Valid | Updated |
|  |  |  |  | 0 0 |  | Invalid | Updated |
|  |  |  |  | $0 \quad 1$ | * | Invalid | Held |
|  |  |  |  | 10 | * | Invalid | Held |
|  |  |  |  | $1 \quad 1$ | 0 | Valid | Updated |
|  |  |  |  | $1 \quad 1$ | 1 | Invalid | Updated |
| VSYNC | 1 | I | MPU | Frame synchronizing signal. <br> This signal is active low. <br> Must be fixed at the IOVcc level while not used. |  |  |  |
| HSYNC | 1 | I | MPU | Line synchronizing signal. <br> This signal is active low. <br> Must be fixed at the IOVcc level while not used. |  |  |  |
| DOTCLK | 1 | I | MPU | Dot-clock signal. <br> This signal is active low. <br> The timing of data input is determined at the falling edge of the signal. Must be fixed at the IOVcc level while not used. |  |  |  |
| PD0~PD17 | 18 | I | MPU | 18-bit bus for RGB data. <br> 6-bit bus: PD17-PD12 <br> 16-bit bus: PD17-PD13 and PD11-PD1 <br> 18-bit bus: PD17-PD0 <br> Fix unused pins to the IOVcc or GND level. |  |  |  |
| RESET* | 1 | I | MPU or reset circuit | Reset pin. <br> Initializes the LSI at the "Low" level. <br> Power-on reset required after turning on the power. |  |  |  |
| S1~S528 | 528 | 0 | Liquid Crystal | Output voltage applied to liquid crystal. <br> The shift direction of segment signals is changeable with SS bit. For example, if $S S=0$, RAM address " 0000 " is output from S 1 . If $S S=1$, it is output from $S 528$. <br> S1, S4, S7, ... display red (R), S2, S5, S8, ... display green (G), and S3, S6, S9, ... display blue (B) $(S S=0)$. |  |  |  |
| G1~G240 | 240 | 0 | Liquid Crystal | Gate output signals. <br> When gate lines are selected, VGH signals are output. When gate lines are not selected, VGL are output. |  |  |  |
| Vcom1, Vcom2 | 2 | 0 | TFT common electrode | Power supply for TFT common electrode. <br> When Vcom AC drive is not selected, the same level of voltage as VcomL level is output. When Vcom AC drive is selected, the voltage with the amplitude between VcomH and VcomL is output. The AC frequency can be set by the M signal. <br> Connect to the TFT common electrode. |  |  |  |


| Signals | Number of Pins | I/O | Connected to | Functions |
| :---: | :---: | :---: | :---: | :---: |
| VcomR | 1 | I | Variable resistor or open | Reference voltage for VcomH. <br> When adjusting VcomH externally, VcomH internal adjusting circuit must be halted by register setting and place a variable resistor between VREG1OUT and GND to make an adjustment. Otherwise, leave open and adjust VcomH by internal register setting. |
| VcomH | 1 | 0 | Stabilizing capacitor | High level of Vcom during Vcom AC drive. Connect to a stabilizing capacitor. |
| VcomL | 1 | O | Stabilizing capacitor or open | Vcom voltage when Vcom AC drive is not selected. <br> Low level of Vcom during Vcom AC drive. Voltage can be adjusted with internal registers. Connect to a stabilizing capacitor. When VCOMG bit is set to LOW, a stabilizing capacitor is not necessary because VcomL output is halted. |
| C11+, C11- | 2 | - | Step-up capacitor | Step-up capacitor connection pins for step-up circuit 1. When the internal step-up circuit is not used, leave open. |
| $\begin{aligned} & \mathrm{C} 12+\text {, C12- } \\ & \mathrm{C} 21+\text {, } 21- \\ & \mathrm{C} 22+\text {, } \mathrm{C} 22- \end{aligned}$ | 6 | - | Step-up capacitor | Step-up capacitor connection pins for step-up circuit 2. Capacitor connection will be necessary depending on the stepup scale. When the internal step-up circuit is not used, leave open. |
| OSC1, OSC2 | 2 | I or O | Resistor for the oscillator | Connect an external resistor for R-C oscillation. When supplying clock signals externally, it must be supplied through OSC1 and leave OSC2 open. |
| FLM | 1 | 0 | MPU or open | Frame head pulse with amplitude between GND and Vcc. <br> Use when writing data to RAM in synchronization with FLM. When FLM is not used, leave open. |
| Vci | 1 | I | Power supply | Power supply for analogue circuits. <br> In this case, a power supply for the VciOUT amplifier. Connect an external power supply of $2.5 \sim 3.3 \mathrm{~V}$. |
| VciLVL | 1 | 1 | Power supply | Generates a reference voltage (VciOUT, REGP) in accordance to the ratio set with VC2~0 registers. <br> Connect to the same power supply as the Vci, which has separate wiring from the VciLVL on the FPC. |
| REGP | 1 | I/O | Test pin | Test pin for VREG1OUT. Leave open. |
| VciOUT | 1 | 1 | Stabilizing capacitor, Vci1 | Internal reference voltage with amplitude between Vci and GND. Set with VC bit. |
| Vci1 | 1 | I | VciOUT | Reference voltage for the step-up circuit 1. <br> Connect to an external power supply of 2.75 V or less when the internal reference voltage is not used. |
| VLOUT1 | 1 | 0 | Stabilizing capacitor, DDVDH | Output twice stepped-up Vci1 voltage from the step-up circuit 1. Connect to a stabilizing capacitor. VLOUT1 $=4.0 \sim 5.5 \mathrm{~V}$ |
| DDVDH | 1 | 1 | VLOUT1 | Power supply for source driver liquid crystal output portion. A reference voltage for the step-up circuit 2. |


| Signals | Number of Pins | 1/0 | Connected to | Functions |
| :---: | :---: | :---: | :---: | :---: |
| VLOUT2 | 1 | 0 | Stabilizing capacitor, VGH | Output stepped-up DDVDH voltage, which is stepped up to the level Vci1 $\times 4 \sim 6$ from the step-up circuit 2. The step-up scale is determined with BT bits. Connect to a stabilizing capacitor. VLOUT2 $=\max 16.5 \mathrm{~V}$ |
| VGH | 1 | I | VLOUT2 | Power supply for TFT gate drive. Connect to VLOUT2. |
| VLOUT3 | 1 | 0 | Stabilizing capacitor, VGL | Output stepped-up DDVDH voltage, which is stepped up to the level Vci1 $\times(-3) \sim(-5)$ from the step-up circuit 2. The step-up scale is determined with BT bits. Connect to a stabilizing capacitor. VLOUT2 $=\min -16.5 \mathrm{~V}$ |
| VGL | 1 | 1 | VLOUT3 | Power supply for TFT gate drive. Connect to VLOUT3. |
| VLOUT4 | 1 | 0 | Stabilizing capacitor, VCL | Output the Vci1 $\times(-1)$ voltage from the step-up circuit 2. Connect to a stabilizing capacitor. VLOUT4 $=0 \sim-3.3 \mathrm{~V}$ |
| VCL | 1 | 1 | VLOUT4 | Power supply for VcomL drive. Connect to VLOUT4. |
| VREG1OUT | 1 | I/O | Stabilizing capacitor or power supply | Reference voltage with amplitude between DDVDH and GND, which is generated from the reference voltage internally generated with amplitudes between Vci and GND. <br> The scale of the output voltage can be set with VRH bits. VREG1OUT becomes (1) a source driver grayscale reference voltage VDH, (2) a VcomH level reference voltage, or (3) a Vcom amplitude reference voltage. Connect to a stabilizing capacitor. <br> VREG1OUT $=3.0 \sim($ DDVDH -0.5$) V$ |
| Vcc | 1 | - | Power supply | Power supply for a logic circuit. Vcc $=2.4 \sim 3.3 \mathrm{~V}$ |
| IOVcc | 1 | - | Power supply | Power supply for interface pins. $\operatorname{IOVcc}=1.8 \sim 3.3 \mathrm{~V}$. IOVcc must be turned on with the same voltage as the internal logic voltage Vcc. When it is assembled on COG, connect to Vcc on the FPC to avoid effects from the noise when IOVcc is used. |
| RVcc | 1 | - | Power supply | Vcc power supply for RAM. Supply with the same potential as the Vcc. |
| GND | 1 | - | Power supply | Ground for the logic side. GND $=0 \mathrm{~V}$ |
| AGND | 1 | - | Power supply | Ground for the analog side. AGND $=0 \mathrm{~V}$. When assembled on COG, connect to GND on the FPC to avoid effects from the noise. |
| RGND | 1 | - | Power supply | Ground for internal RAM. RGND $=0 \mathrm{~V}$. When assembled on COG, connect to GND on the FPC to avoid effects from the noise. |
| CGND | 1 | O | Opposing GND for external parts | GND level output. Available as an opposing GND for external parts (capacitors, diodes). |
| TEST1 | 1 | 1 | GND | Test pin. Fix it to the GND level. |
| TEST2 | 1 | 1 | GND | Test pin. Fix it to the GND level. |


| Signals | Number <br> of Pins | I/O | Connected <br> to | Functions |
| :--- | :--- | :--- | :--- | :--- |
| V0P, V31P | 2 | I or O | Stabilizing <br> capacitor | Output from internal positive polarity operational amplifier when <br> the operational amplifier is ON (SAP2-0 = "001", "010", "011", <br> "100", and "101"). Stabilize by connecting to a capacitor. |
| V0N, V31N | 2 | I or O | Stabilizing <br> capacitor | Output from internal negative polarity operational amplifier when <br> the operational amplifier is ON (SAP2-0 = "001", "010", "011", <br> "100", and "101"). Stabilize by connecting to a capacitor. |
| VGS | 1 | I | GND or <br> external <br> resistor | Reference level for grayscale voltage generation circuit. <br> Connect to an external resistor when source driver is used to <br> adjust grayscale levels for each panel. |
| VTESTS | 1 | I/O | open | Test pin. Leave open. |
| TS0~TS7 | 8 | O | open | Test pin. Leave open. |
| TESTA1 | 1 | I/O | open | Test pin for VcomH. Leave open. |
| TESTA2 | 1 | I/O | open | Test pin for VcomL. Leave open. |
| TESTA4 | 1 | I/O | open | Test pin for VcomL. Leave open or connect to a stabilizing <br> capacitor depending on the display quality. |
| VMONI | 1 | O | open | Test pin. Leave open. |
| IOVccDUM1~4 | 4 | O | Input pin | Internal IOVcc level. When neighboring input pins are fixed to <br> the IOVcc side, short-circuit them. |
| IOGNDDUM1~7 | 7 | O | Input pin | Internal GND level. When neighboring input pins are fixed to the <br> IOVcc side, short-circuit them. |
| TESTO1~2 | 2 | - | - | Dummy pads. Leave open. |
| DUMMY |  | - | - | Dummy pad. Leave open. |
| DUMMYR |  | - | - | Dummy pad. Leave open. |

## PAD arrangement



## PAD Coordinate



Rev.0.12, May 09 2003, page 15 of 156


Rev.0.12, May 09 2003, page 16 of 156

## BUMP Arrangements



## Block Function

## 1. System Interface

The HD66789 has five high-speed system interfaces: 80 -system 18-/16-/9-/8-bit bus and Serial Peripheral Interface (SPI) port. The interface mode is selected with IM3-0 pins.

The HD66789 has three registers: 16-bit index register (IR), 18-bit write-data register (WDR), and 18-bit read-data register (RDR). The IR stores index information from control registers and GRAM. The WDR temporarily stores data to write into the control registers and GRAM, and the RDR temporarily stores data read from GRAM. Data written into GRAM from the MPU is first written into the WDR and then automatically written into GRAM by internal operation. Since data are read through the RDR from GRAM, the data read out first are invalid data and the ensuing data are read out normally.

The execution time for instructions other than oscillation start is 0 -clock cycle, which enables consecutively writing instructions.

## Register Selection (8/9/16/18 Parallel Interfaces)

| 80-system Bus |  |  |  |
| :--- | :--- | :--- | :--- |
| $\mathbf{W R}^{\boldsymbol{*}}$ | RD $^{\boldsymbol{*}}$ | RS | Operation |
| 0 | 1 | 0 | Write index to IR |
| 1 | 0 | 0 | Read internal status |
| 0 | 1 | 1 | Write to the control registers or GRAM through WDR |
| 1 | 0 | 1 | Read from GRAM through RDR |

## Values of CS and VLD during RAM Write

| CS* | VLD | Operations |
| :--- | :--- | :--- |
| 0 | 0 | Write data to GRAM. RAM address is updated. |
| 1 | 0 | Not write data to GRAM. RAM address is not updated. |
| 0 | 1 | Not write data to GRAM. RAM address is updated. |
| 1 | 1 | Not write data to GRAM. RAM address is not updated. |
| Note 1) The VLD setting is only effective with RAM write instructions. |  |  |

## Register Selection (Serial Peripheral Interface)

Start bytes

| R/W | RS | Operations |
| :--- | :--- | :--- |
| 0 | 0 | Write index to IR |
| 1 | 0 | Read internal status |
| 0 | 1 | Write into control register and GRAM through WDR |
| 1 | 1 | Read from GRAM through RDR |

## 2. External Display Interface

The HD66789 incorporates RGB and VSYNC interfaces as an external interface for displaying moving pictures. When RGB-I/F is selected, the display operation is executed in synchronization with the externally supplied signals, VSYNC, HSYNC, and DOTCLK. The display data (PD17-0) are written according to the values of the data enable signal (ENABLE) and data valid signal (VLD) in synchronization with VSYNC, HSYNC, and DOTCLK signals. This data write method allows flicker-free screen update. When VSYNC-I/F is selected, operations other than the frame synchronization by VSYNC signal are synchronized with internal clocks. The display data are written to GRAM through a system interface. In this case, there are constraints on the timing and methods of RAM update. See the "External Display Interface" section for more details.

Switching between conventional system interfaces and external display interfaces is made through instructions. An optimum interface is selected whether the screen is displaying moving or still pictures. All data written through RGB-I/F are written to GRAM. Therefore, data is transmitted only when the screen is being updated, which reduces the amount of data transmission, thereby saving power when moving pictures are being displayed.

## 3. Bit Operations

The HD66789 supports a write data mask function that selects and writes data into GRAM by bit, and performs logical operation or conditional rewrite on the contents of compare registers and the data to write to GRAM. For details, see the "Graphics Operation Functions" section.

## 4. Address Counter (AC)

The address counter (AC) assigns address to GRAM. When an address set instruction is written into the IR, the address information is sent from the IR to the AC.

After writing data into GRAM, the AC is automatically updated plus or minus 1. The AC is not updated when the data are read from GRAM. Window address function enables data write only in the rectangular area of GRAM specified by the window address.

## 5. Graphics RAM (GRAM)

GRAM is a graphics RAM that stores bit-pattern data of $176 \times 240$ bytes with 18 bits per pixel.

## 6. Gray scale power supply voltage generating circuit

The grayscale voltage generation circuit generates liquid crystal drive voltage according to the grayscale data set in the $\gamma$-correction register, enabling 262,144-color display. For details, see the " $\gamma$-Correction Register" section.

## 7. Timing Generator

The timing generator generates timing signals for the operation of internal circuits such as GRAM. The timing for display operation such as RAM read and the internal operation timing such as access from MPU are generated in a way to avoid mutual interfere. The interface signals (M, FLM, CL1, EQ, DCCLK,

DISPTMG, and SFTCLK) are generated internally, and a part of the signals is output through a level transforming circuit.

## 8. Oscillation Circuit (OSC)

The HD66789 can provide R-C oscillation simply by placing an external oscillation-resistor between OSC1 and OSC2 pins. An appropriate oscillation frequency for operating voltage, display size, and frame frequency can be obtained by adjusting the external-resistor value. Clock pulses can be supplied externally. Since R-C oscillation is halted during the standby mode, current consumption will be reduced. For details, see the "Oscillation Circuit" section.

## 9. LCD Driver Circuit

The LCD driver circuit of HD66789 consists of a 528-output source driver (S1 ~S528) and a 240 -output gate driver (G1 ~ G240). Display pattern data are latched when 528-bit data arrive. The latched data controls source driver and generates drive waveforms. The gate driver, which operates display scan, selects either VGH or VGL level to output. The shift direction of outputting 528 bits from source driver is changeable with the SS bit. The shift direction of gate driver scan is changeable with the GS bit. The scan mode of gate driver is changeable with SM bit. Select an appropriate shift direction and mode for an assembly.

## 10. Liquid crystal drive power supply circuit

The LCD drive power supply circuit of HD66789 generates voltage, V0, V31P, V31N, VGH, and Vcom required for driving LCD.

## GRAM Address MAP



GRAM address and display panel position (SS ="0")


80-System 16-Bit Interface


80-System 9-Bit Interface


80-System 8-Bit Interface/SPI (2 transmissions/pixel)


GRAM data and RGB assignment $\left.\left(\mathbf{S S}=" 0 ", \mathrm{BGR}={ }^{\prime} 0\right\rangle\right)$


6-bit RGB interface


GRAM data and RGB assignment ( $\mathrm{SS}=\mathbf{~ "} 0$ ", BGR = " 0 ")


GRAM address and display panel position (SS ="1", BGR "1")


80-system 9-bit interface


3-system 8-bit interface/SPI (2 transmissions/pixel)


GRAM data and RGB assignment $(\mathbf{S S}=" 1 ", \mathbf{B G R}=" 1 ")$




6- bit RGB interface


GRAM data and RGB assignment ( $\mathrm{SS}=$ " 1 ", $\mathrm{BGR}=$ " 1 ")

## Instructions

## Outline

The HD66789 adapts 18-bit bus architecture that enables high-speed interfacing with a high-performance microcomputer. Data sent from external (18/16/9/8 bits) are stored temporarily in the instruction register (IR) and the data register (DR) to store control information before internal operation starts. Since internal operation is decided according to the signal sent from the microcomputer, register selection signal (RS), read/write signal (R/W), and internal 16-bit data bus signal (DB15 to DB0) are called instruction. GRAM is accessed through internal 18 -bit data bus. There are eight categories of instructions:

1. Specify index
2. Read status
3. Control display
4. Control power management
5. Process graphics data
6. Set internal GRAM address
7. Transfer data to and from internal GRAM
8. Set grayscale level for internal grayscale $\gamma$-adjustment

Normally, the $7^{\text {th }}$ instruction to write display data is executed the most frequently. The address of internal GRAM is updated automatically after data are written to the internal GRAM. With the window address function, this reduces the amount of data transmission to minimum and thereby lightens the load on the program in the microcomputer. Since instructions are executed in 0 cycle, it is possible to write instructions consecutively.

As the following figure shows, the assignment to the 16 instruction bits (IB15-0) varies according to the interface in use. An instruction must adopt the data format for each interface.


Instruction bits

## Instructions

The following are detail explanations of instructions with illustrations of instruction bits (IB15-0) assigned to each interface.

## Index

The index instruction specifies the index (R00h to R4Fh) of control register and RAM control. It sets the register number from 0000000 to 1111111 in binary form. Do not try to access to the register to which the index is not assigned.


## Status Read

The status read instruction reads the internal status of the HD66789.
L7-0: Indicate the position of raster-row driving liquid crystal.


| IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L7 | L6 | L5 | L4 | L3 | L2 | L1 | L0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## Start Oscillation (R00h)

The start oscillation instruction restarts the oscillator in a halt state during the standby mode. After executing this instruction, wait at least 10 ms for stabilizing oscillation before issuing a next instruction. For details, see the "Standby Mode" section.
" 0789 " H is read out, if this register is forced to read out.


| IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | B9 | 8 | B7 | B6 | B5 | B4 | IB3 | IB2 | IB1 | IB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | 1 |
| 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |

## Driver Output Control (R01h)

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | 0 | VSPL | HSPL | DPL | EPL | SM | GS | SS | 0 | 0 | 0 | NL4 | NL3 | NL2 | NL1 | NL0 |

SS: Select the shift direction of outputs from the source driver. When $\mathrm{SS}=0$, the shift direction of outputs is from S 1 to S 528 . When $\mathrm{SS}=1$, the shift direction of outputs is from S 528 to S 1 . In addition to the shift direction, the settings for both SS and BGR bits are required to change the assignment of R, G, B dots to the source driver pins. To assign $\mathrm{R}, \mathrm{G}, \mathrm{B}$ dots to the source driver pins interchangeably from S 1 , set $\mathrm{SS}=0$, $B G R=0$. To assign $R, G, B$ dots to the source driver pins interchangeably from $\operatorname{S528}$, set $S S=1, B G R=1$.

GS: Select the shift direction of outputs from the gate driver. The scan order is changeable in accordance to the scan mode by the gate driver. Select an optimum shift direction for the assembly.

SM: Set the scan order by the gate driver. Select an optimum scan order for the assembly. For details, see "Scan Mode Setting".

EPL: Set the polarity of ENABLE pin while using the RGB interface.

$$
\begin{array}{ll}
\text { EPL }=" 0 " & : \text { ENABLE }=\text { "Low" } / \text { Write data to PD17-0. } \\
& : \text { ENABLE }=\text { "High" / Data write invalid. } \\
\text { EPL }=" 1 " & : \text { ENABLE }=\text { "High" / Write data to PD17-0. } \\
& : \text { ENABLE }=\text { "Low" / Data write invalid. }
\end{array}
$$

The following table shows the relationship between EPL, ENABLE, VLD and RAM access.

| EPL | ENABLE | VLD | RAM write | RAM address |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | Valid | Updated |
| 0 | 0 | 1 | Invalid | Updated |
| 0 | 1 | ${ }^{*}$ | Invalid | Hold |
| 1 | 0 | ${ }^{*}$ | Invalid | Hold |
| 1 | 1 | 0 | Valid | Updated |
| 1 | 1 | 1 | Invalid | Updated |

VSPL: Invert the polarity of signal for VSYNC pin.

$$
\begin{array}{ll}
\text { VSPL }=" 0 " & : \text { Low active } . \\
\text { VSPL }=" 1 " & \text { : High active } .
\end{array}
$$

HSPL: Invert the polarity of signal for HSYNC pin.
HSPL $=" 0 " \quad$ : Low active.
HSPL $=$ " 1 " : High active.
DPL: Invert the polarity of signal for DOTCLK pin.
DPL $=" 0 " \quad$ Data are read in synchronization with the rising edge of the DOTCLK.
DPL $=" 1 " \quad$ Data are read in synchronization with the falling edge of the DOTCLK.
NL4-0: Specify the number of LCD drive raster-rows. The number of drive raster-rows is changeable by 8 multiples. The GRAM address mapping is independent of this setting. Select a number of raster-rows so that the display size covers the size of a panel.

## NL bits

| NL4 | NL3 | NL2 | NL1 | NLO | Display Size | Liquid crystal <br> drive <br> raster-rows | Gate driver lines <br> Used |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | Setting disabled | Setting disabled | Setting disabled |
| 0 | 0 | 0 | 0 | 1 | $528 \times 16$ dots | 16 | G1-G16 |
| 0 | 0 | 0 | 1 | 0 | $528 \times 24$ dots | 24 | G1-G24 |
| 0 | 0 | 0 | 1 | 1 | $528 \times 32$ dots | 32 | G1-G32 |
| 0 | 0 | 1 | 0 | 0 | $528 \times 40$ dots | 40 | G1-G40 |
| 0 | 0 | 1 | 0 | 1 | $528 \times 48$ dots | 48 | G1-G48 |
| 0 | 0 | 1 | 1 | 0 | $528 \times 56$ dots | 56 | G1-G56 |
| 0 | 0 | 1 | 1 | 1 | $528 \times 64$ dots | 64 | G1-G64 |
| 0 | 1 | 0 | 0 | 0 | $528 \times 72$ dots | 72 | G1-G72 |


| 1 | 1 | 0 | 0 | 0 | $528 \times 200$ dots | 200 | G1-G200 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 0 | 0 | 1 | $528 \times 208$ dots | 208 | G1-G208 |
| 1 | 1 | 0 | 1 | 0 | $528 \times 216$ dots | 216 | G1-G216 |
| 1 | 1 | 0 | 1 | 1 | $528 \times 224$ dots | 224 | G1-G224 |
| 1 | 1 | 1 | 0 | 0 | $528 \times 232$ dots | 232 | G1-G232 |
| 1 | 1 | 1 | 0 | 1 | $528 \times 240$ dots | 240 | G1-G240 |

Note 1) A front porch period (set in the FP register) and a back porch period (set in the BP register) will be inserted as a blank period before and after driving all gate lines

LCD Driving Wave Form Control (R02h)


FLD1-0: Specify the number of fields during n-field interlaced drive. For details, see the "interlaced drive" section.

This function is not available when an external display interface is selected. In the external display interface mode, make sure FLD1-0= "01"

FLD1-0

| FLD1 | FLD0 | Number of Fields |
| :---: | :--- | :--- |
| 0 | 0 | Setting disabled |
| 0 | 1 | 1 field |
| 1 | 0 | Setting disabled |
| 1 | 1 | 3 fields |

NW5-0: Specify n, the number of raster-rows from 1 to 64 to alternate every $\mathrm{n}+1$ raster-rows when C pattern waveform is generated $(B / C=1)$.

EOR: When EOR $=1$ and a $C$-pattern waveform is generated ( $B / C=1$ ), an odd/even frame select signal and an n-raster-row inversion signal are AC-driven. This instruction is available when liquid crystal AC drive is not made depending on the combination of numbers of LCD drive raster-rows and the value of " $n$ " of n-raster-row inversion AC drive. For details, see "n-raster-row inversion AC drive".
$\mathbf{B} / \mathbf{C}$ : When $B / C=0$, a field $A C$ waveform is generated. Alternation occurs every frame when driving liquid crystal. When $\mathrm{B} / \mathrm{C}=1$, alternation occurs every n raster-row. For details, see the "n-raster-row Inversion AC Drive" section.

Entry Mode (R03h)
Compare Register 1 (R04h)
Compare Register 2 (R05h)

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | TRI | DFM1 | DFM0 | BGR | 0 | 0 | HWM | 0 | 0 | 0 | I/D1 | I/D0 | AM | LG2 | LG1 | LG0 |
| W | 1 | 0 | 0 | CP11 | CP10 | CP9 | CP8 | CP7 | CP6 | 0 | 0 | CP5 | CP4 | CP3 | CP2 | CP1 | CP0 |
| W | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CP17 | CP16 | CP15 | CP14 | CP13 | CP12 |

The HD66789 modifies write data sent from the microcomputer before writing to GRAM. This enables high-speed GRAM data update, and reduces the load on the microcomputer software. For details, see the "Graphics Operation Function" section.

TRI: RAM write data are transmitted in 3 times through 8 -bit interface when TRI $=1$. When 8 -bit interface mode is not selected, set TRI to 0 .

DFM1-0: Specify the data format for the RAM write data transmission when TRI $=1$ (8-bit interface mode only).

DFM1-0 $=$ " $10 ": 262 \mathrm{k}$ mode ( 6 bit x 3 transmissions)
DFM1-0 $=$ " 11 ": 65 k mode ( $5,6,5$ bits transmissions)

HWM: When HWM=1, data are written to GRAM in high speed. In high-speed write mode, 4 words are written to GRAM in a single operation after executing 4 RAM write operations. If RAM write is terminated before it is executed 4 times, the last data will not be written. Make sure that RAM write is executed 4 times. For this reason, the lower 2 bits must be set to " 0 " when setting the RAM address. For details, see "High-Speed RAM Write Mode" section.

I/D1-0: The address counter is automatically incremented by 1 , after data are written to GRAM when I/D1$0=$ " 1 ". The address counter is automatically decremented by 1 , after data are written to GRAM when I/D1-0 = " 0 ". An independent setting for the increment or decrement of the address counter can be made to the upper (AD15-8) and the lower (AD7-0) bits of the address. The address transition direction when data are written to GRAM is set with AM bits.

AM: Set the direction of updating address counter automatically after data are written to GRAM. When $A M=$ " 0 ", the address counter is updated in the horizontal direction. When AM $=$ " 1 ", the address counter is updated in the vertical direction. When the window address is specified, data are written to the GRAM area specified by the window address in the manner specified with I/D1-0, AM bits.


8-bit interface data format

|  | 1/D1-0="00" horizontal : decrement vertical : decrement | I/D1-0="01" <br> horizontal : increment vertical : decrement | I/D1-0="10" horizontal : decrement vertical : increment | I/D1-0="11" <br> horizontal : increment vertical : increment |
| :---: | :---: | :---: | :---: | :---: |
| $A M=" 0 "$ <br> horizontal |  |  | EFAFh |  |
| AM="1" <br> vertical |  |  |  |  |
| Note : Data are written only on the GRAM area specified with the window addresses when window addresses are set. |  |  |  |  |

## Address transition direction

LG2-0: Rewrite data to GRAM after comparing the data that are written by the microcomputer to GRAM with the values in the compare registers (CP17-0) and performing logical operation. For details, see the "Graphics Operation function"

CP17-0: Set the value for the compare register, with which the data read out from GRAM or data written to GRAM by the microcomputer are compared. This function is not available with the external display interface mode. In the external display interface mode, make sure LG2-0 = "000".

BGR: Reverse the order from R, G, B to B, G, R to the 18-bit data to write to GRAM. When setting BGR $=1$, CP17-0 and WM17-0 bits will be automatically changed to the same effect.


Logic/Compare Operation

## Display Control 1 (R07h)



PT1-0: Determine the kind of source output in a non-display area in the partial display mode. For details, see the "Screen-split drive function" section.

## PT1-0 bits

|  |  | Source Output for Non-display Area |  |
| :---: | :---: | :--- | :--- |
| PT1 | PT0 | Positive Polarity | Negative Polarity |
| 0 | 0 | V31 | V0 |
| 0 | 1 | V31 | V0 |
| 1 | 0 | GND | GND |
| 1 | 1 | High impedance | High impedance |

VLE2-1: When VLE1 $=1$, the first screen is scrolled in the vertical direction. When VLE2 $=1$, the second screen is scrolled in the vertical direction. The first and second screens cannot be scrolled simultaneously. This function is not available with the external display interface mode. In this case, make sure VLE2-1 $=0$.

## VLE Bits

| VLE2 | VLE1 | Image on 2nd Screen | Image on 1st Screen |
| :---: | :--- | :--- | :--- |
| 0 | 0 | Stationary | Stationary |
| 0 | 1 | Stationary | Scrolled |
| 1 | 0 | Scrolled | Stationary |
| 1 | 1 | Setting disabled | Setting disabled |

$\mathbf{C L}$ : When $\mathbf{C L}=1,8$-color display mode is selected. For details, see the " 8 -Color Display Mode" section.

## CL Bit

| CL | Colors |
| :---: | :--- |
| 0 | 262,144 |
| 1 | 8 |

SPT: When SPT = 1, liquid crystal is driven with 2 split screens. For details, see the "Screen Split Drive Function" section. This function is not available in the external display interface mode. In this case, make sure $\mathrm{SPT}=0$.

REV: When REV = 1, a reverse display is shown. Inverting the grayscale levels allows the display of same data on both normally white and normally black panels. The source output during front, back porch periods and blank periods during the 2-split-screen display is made in accordance with settings with PT1-0 bits.

## Source Output in the Display Area

| REV | GRAM Data | Source Output in the Display Area* |  |
| :---: | :---: | :---: | :---: |
|  |  | Positive Polarity | Negative Polarity |
| 0 | 18 'h00000 | V31 | V0 |
|  | - |  |  |
|  | 18'h3FFFF | Vo | V31 |
| 1 | 18 'h00000 | V0 | V31 |
|  |  |  | + |
|  | 18'h3FFFF | V31 | Vo |

Note: The output on the source lines during the front and back porch periods and blanking of the partial display is determined with PT1-0 bits.

GON: When GON $=0$, the gate-off level is GND.
DTE: When DTE $=0$, the DISPTMG output is fixed to GND.

## GON Bit

| GON | Gate Output |
| :--- | :--- |
| 0 | VGH/GND |
| 1 | VGH/VGL |

DTE Bit

| DTE | DISPTMG Output |
| :--- | :--- |
| 0 | Halt (GND) |
| 1 | Operation (Vcc/GND) |

D1-0: The graphics display is on when $\mathrm{D} 1=1$, and off when $\mathrm{D} 1=0$. When setting $\mathrm{D} 1=0$, the data are retained in GRAM. This means the graphics is instantly redisplayed when setting D1 to 1 . When D1 is 0 (i.e., the display is off) all the source outputs are set to the GND level. This reduces the charged/discharged current on LCD, accompanied by the liquid crystal AC drive.

When D1-0 $=01$, the HD66789 continues the internal display operation, even while the external display is off. When $\mathrm{D} 1-0=00$, both the internal display operations and the external display operation are halted.

In combination with GON and DTE bits, D1-0 bits control ON/OFF of display. For details, see the "Instruction Setting Flow" section.

D1-0

| D1 | D0 | Source Output | HD67789 <br> Internal Operations | Gate-Driver Control Signals <br> (CL1, FLM, and M) |
| :---: | :---: | :--- | :--- | :--- |
| 0 | 0 | GND | Halt | Halt |
| 0 | 1 | GND | Operate | Operate |
| 1 | 0 | Unlit display | Operate | Operate |
| 1 | 1 | Display | Operate | Operate |

Note 1) Data are written to GRAM from the microcomputer irrespective of the setting of D1-0 bits.
Note 2) In the standby mode, D1-0 = " 00 ". However, the D1-0 register setting before entering standby modes is retained.

## Display Control 2 (R08h)



FP3-0/BP3-0: Make settings for blank periods (the front and back porches), which are placed at the beginning and end of the display. FP3-0 and BP3-0 bits specify the number of raster-rows for the front and back porch respectively. When making this setting, make sure:

$$
\begin{aligned}
& \mathrm{BP}+\mathrm{FP}=\langle 16 \text { raster-rows } \\
& \mathrm{FP}>=2 \text { raster-rows } \\
& \mathrm{BP}>=2 \text { raster-rows }
\end{aligned}
$$

In the external display interface mode, the back porch (BP) starts on the falling edge of VSYNC signal, followed by display operation. After displaying the number of raster-rows set with NL bits, the front porch starts. After the front porch, a blank period ensues until an input of next VSYNC signal.

FP and BP

| FP3 | FP2 | FP1 | FP0 | Number of lines for the Front Porch |
| :--- | :--- | :--- | :--- | :--- |
| BP3 | BP2 | BP1 | BP0 | Number of lines for the Back Porch |
| 0 | 0 | 0 | 0 | Setting disabled |
| 0 | 0 | 0 | 1 | Setting disabled |
| 0 | 0 | 1 | 0 | 2 |
| 0 | 0 | 1 | 1 | 3 |
| 0 | 1 | 0 | 0 | 4 |


| 1 | 1 | 0 | 0 | 12 |
| :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 0 | 1 | 13 |
| 1 | 1 | 1 | 0 | 14 |
| 1 | 1 | 1 | 1 | Setting disabled |



External display interface

## BP3-0, FP3-0 Setting

Set BP3-0, FP3-0 bits as follows each in the following operation modes.

| Operation of <br> internal clock | FLD1-0 =01 | $\mathrm{BP}>=2$ lines | $\mathrm{FP}>=2$ lines | $\mathrm{FP}+\mathrm{BP}<=16$ lines |
| :--- | :--- | :--- | :--- | :--- |
|  | FLD1-0 $=\mathbf{1 1}$ | $\mathrm{BP}=3$ lines | $\mathrm{FP}=5$ lines |  |
| RGB interface | $\mathrm{BP}>=2$ lines | $\mathrm{FP}>=2$ lines | $\mathrm{FP}+\mathrm{BP}<=16$ lines |  |
| VSYNC interface | $\mathrm{BP}>=2$ lines | $\mathrm{FP}>=2$ lines | $\mathrm{FP}+\mathrm{BP}=16$ lines |  |

Display control 3 (R09h)


PTG1-0: Set the gate scan mode when non-display area is driven.

| PTG1 | PTG0 | Gate output in non-display <br> area | Source output in non-display <br> area | Vcom output |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | normal scan | PT setting | VcomH/VcomL amplitude |
| 0 | 1 | VGL (fixed) | PT setting | VcomH/VcomL amplitude |
| 1 | 0 | interval scan | PT setting | VcomH/VcomL amplitude |
| 1 | 1 | setting disabled | - | - |

ISC 3-0: Set the frequency of gate scan when the gate scan mode in the non-display area is set to the interval scan mode with PTG bits. The scan frequency always occurs per odd frames, which is set with ISC bits, and inverted polarity is applied as the gate line is scanned.

Gate scan frequency

| ISC3 | ISC2 | ISC1 | ISC0 | Scan frequency | (f FLM) $=\mathbf{6 0 H z}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 frame | - |
| 0 | 0 | 0 | 1 | 3 frames | 50 mS |
| 0 | 0 | 1 | 0 | 5 frames | 84 mS |
| 0 | 0 | 1 | 1 | 7 frames | 117 mS |
| 0 | 1 | 0 | 0 | 9 frames | 150 mS |
| 0 | 1 | 0 | 1 | 11 frames | 184 mS |
| 0 | 1 | 1 | 0 | 13 frames | 217 mS |
| 0 | 1 | 1 | 1 | 15 frames | 251 mS |
| 1 | 0 | 0 | 0 | 17 frames | 284 mS |
| 1 | 0 | 0 | 1 | 19 frames | 317 mS |
| 1 | 0 | 1 | 0 | 21 frames | 351 mS |
| 1 | 0 | 1 | 1 | 23 frames | 384 mS |
| 1 | 1 | 0 | 0 | 25 frames | 418 mS |
| 1 | 1 | 0 | 1 | 27 frame | 451 mS |
| 1 | 1 | 1 | 0 | 29 frame | 484 mS |
| 1 | 1 | 1 | 1 | 31 frame | 518 mS |

## Frame Cycle Control (R0Bh)



RTN3-0: Set the 1H (1 raster-row) period.

| RTN3 | RTN2 | RTN1 | RTN0 | Clock Cycles per Raster-row |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 16 clocks |
| 0 | 0 | 0 | 1 | 17 clocks |
| 0 | 0 | 1 | 0 | 18 clocks |
|  |  | $:$ |  | $:$ |
| 1 | 1 | 1 | 0 | 30 clocks |
| 1 | 1 | 1 | 1 | 31 clocks |

DIV1-0: Set the division ratio of clocks for internal operations (DIV1-0). Internal operations are in synchronization with the clock, the frequency of which is divided according to the DIV1-0 setting. Frame frequency can be adjusted in combination with the adjustment of 1 H period (RTN 3-0). When changing the number of drive raster-rows, adjust the frame frequency too. For details, see "Frame Frequency Adjustment Function". When the RGB interface is selected, this function is not available.

## DIV Bits and Division Ratio

| DIV1 | DIV0 | Division Ratio | Internal Operating Clock Frequency |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 1 | fosc $/ 1$ |
| 0 | 1 | 2 | fosc $/ 2$ |
| 1 | 0 | 4 | fosc $/ 4$ |
| 1 | 1 | 8 | fosc $/ 8$ |

fosc $=$ R-C oscillation frequency

## Formula for the frame frequency

Frame frequency $=\quad \frac{\text { fosc }}{\text { Clock cycles per raster-row } \times \text { division ratio } \times(\text { Line }+ \text { BP }+ \text { FP })} \quad[\mathrm{Hz}]$
fosc: R-C oscillation frequency
Line: number of drive raster-rows (NL bit)
Division ratio: DIV bit
Clock cycles per raster-row: RTN bit
FP : the number of raster-rows in the front porch
BP : the number of raster-rows in the back porch

EQ1-0: Equalizing period is prolonged as the number of clocks specified with EQ1-0 bits. The equalization signal is output only with the alternating current.

## EQ Bits

| EQ1 | EQ0 | Internal Operation <br> (synchronized with the internal operating clock) | Equalizing period <br> RGB I/F Operation <br> (synchronized with DOTCLK) $)$ |
| :--- | :--- | :--- | :--- |
| 0 | 0 | Not equalized | Not equalized |
| 0 | 1 | 1 clock | 8 clocks |
| 1 | 0 | 2 clocks | 16 clocks |
| 1 | 1 | 3 clocks | 24 clocks |

SDT1-0: Determine the amount of delay for the source output from the falling edge of the gate output.

## SDT Bits

| SDT1 | SDTO | Internal Operation <br> (synchronized with the internal operating clock) | Delay Time for Source Signal <br> RGB I/F Operation <br> (synchronized with DOTCLK) |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 1 clock | 8 clocks |
| 0 | 1 | 2 clocks | 16 clocks |
| 1 | 0 | 3 clocks | 24 clocks |
| 1 | 1 | 4 clocks | 32 clocks |

Note 1) The amount of delay for the source output is measured from the falling edge of the CL1.


Source output delay and equalize period
Note 1) In internal operation and VSYNC interface modes, the reference clock is the internal operating clock. In RGB interface modes, the reference clock is DOTCLK.

NO1-0: Specify the amount of non-overlap time for the gate output.
In the internal operation and VSYNC interface modes, the reference clock is the internal operating clock. In the RGB interface mode, the reference clock is DOTCLK.

## NO Bits

## Non-overlap time

| NO1 | NOO | Internal Operation <br> (synchronized with the internal operating clock) | RGB I/F Operation <br> (synchronized with DOTCLK) |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 clock | 0 clock |
| 0 | 1 | 4 clocks | 32 clocks |
| 1 | 0 | 6 clocks | 48 clocks |
| 1 | 1 | 8 clocks | 64 clocks |

Note 1) The amount of non-overlap time is defined from the falling edge of the CL1.


## Non-overlap period

## External Display Interface Control (R0Ch)



RIM1-0: Specify the RGB I/F mode when the RGB interface is selected. Specifically, this setting specifies the RGB interface mode when it is selected by setting DM and RM bits. The setting must be made before the display operation through the external display interface. Do not make a setting during display.

## RIM Bits

| RIM1 | RIM0 | RGB Interface Mode |
| :--- | :--- | :--- |
| 0 | 0 | 18-bit RGB interface (one-time transfer/pixel) |
| 0 | 1 | 16-bit RGB interface (one-time transfer/pixel) |
| 1 | 0 | 6-bit RGB interface (three-time transfers/pixel) |
| 1 | 1 | Setting disabled |

Note 1) The instruction register setting is possible only through a system interface.
Note 2) Data transmission and input of DOTCLK in the 6-bit RGB interface mode should be executed by RGB.

DM1-0:Specify the display operation mode. The interface through which display operation is executed is selected with DM1-0 bits. This setting enables switching between internal clock operation and external display interface. Switching within the external display interface modes (between RGB-I/F and VSYNCI/F) cannot be made.

| DM Bits |  |  |
| :--- | :--- | :--- |
| DM1 | DM0 | Display Interface |
| 0 | 0 | Internal clock operation |
| 0 | 1 | RGB interface |
| 1 | 0 | VSYNC interface |
| 1 | 1 | Setting disabled |

RM: Specify the interface for RAM accesses. RAM is accessible only through the interface specified with RM bit. When the display data is written through RGB-I/F, set $\mathrm{RM}=1$. The RM-bit setting can be made irrespective of the display operation mode. This means the display data can be updated through a system interface even during the display period through RGB interface by setting $\mathrm{RM}=0$.

## RM Bit

RM Interface for RAM Access

| $\mathbf{0}$ | System interface/VSYNC interface |
| :--- | :--- |
| $\mathbf{1}$ | RGB interface |

Setting for external display interface control allows selecting an optimum interface for the kind of display as follows. When displaying a moving picture (RGB-I/F/VSYNC-I/F), the display data must be written in the high-speed mode $(\mathrm{HWM}=1)$ which enables high-speed RAM access with low power consumption.

## Display state and interfaces

| Display State | Operation Mode | RAM Access (RM) | Display Operation Mode (DM1-0) |
| :---: | :---: | :---: | :---: |
| Still pictures | Internal clock operation | System interface $(\mathrm{RM}=0)$ | Internal clock operation (DM1-0 = 00) |
| Moving pictures | RGB interface (1) | RGB interface $(\mathrm{RM}=1)$ | RGB interface (DM1-0 = 01) |
| Rewrite still picture area while displaying moving pictures. | RGB interface (2) | System interface $(\mathrm{RM}=0)$ | RGB interface (DM1-0 = 01) |
| Moving pictures | VSYNC interface | System interface $(\mathrm{RM}=0)$ | VSYNC interface <br> (DM1-0 = 10) |

Note 1)The instruction register setting is made only through a system interface.
Note 2) Switching between RGB-I/F and VSYNC-I/F cannot be made.
Note 3) The RGB-I/F mode settings is not changeable during RGB I/F operation.
Note 4) For details on the transition flow between operation modes, see the "External Display Interface" section.
Note 5) Use the high-speed write mode (HWM = 1) during the write operation in RGB-I/F and VSYNC-I/F modes.

## Internal clock operation mode

All display operations are controlled by signals generated by the internal clock in internal clock operation mode. All inputs through the external display interface are invalid. The internal RAM is accessible only through a system interface.

## RGB interface mode (1)

Display operation is controlled by the frame synchronization clock (VSYNC), line synchronizing signal (VSYNC), and dot clock (DOTCLK) in the RGB interface mode. These signals must be supplied throughout the display operation in this mode.

All display data are stored in the internal RAM, transmitted with PD17-0 bits by pixel. The combination with the high-speed write mode and window address function enables simultaneous display of both moving picture areas and the internal RAM area. The data are transmitted only when the screen is being updated, thereby reducing the overall data transmission to minimum.

The periods of the front (FP) and back (BP) porches and the display period (NL) are automatically generated in the HD66782 by counting the clock of line synchronizing signal (HSYNC) in accordance to the frame synchronizing signal (VSYNC). Transmit pixel data with PD 17-0 bits in accordance with the setting specified above.

## RGB interface mode (2)

When RGB-I/F is selected, RAM data are changeable through the system interface. This write operation must be performed while display data are not being transmitted through the RGB-I/F (ENABLE = High). When reverting from the system interface mode to the data transmission through the RGB interface, make a new setting for the address set and index (R22h) after changing the aforementioned settings.

## VSYNC interface mode

The internal display operation is synchronized with the frame-synchronizing signal (VSYNC) in the VSYNC interface mode. By writing data to RAM at a fixed speed on the falling edge of VSYNC, it enables moving pictures display with a system interface. In this case, there are some constraints in the RAM write speed and methods. For details, see the "External Display Interface" section.

In the VSYNC-I/F mode, only VSYNC input is valid. Other input signals for the external display interface are invalid.

The front porch (FP), back porch (BP) periods and display period (NL) are automatically generated in accordance to the frame synchronizing signal (VSYNC) according to the register setting of HD66789.

## Power Control 1 (R10h)

Power Control 2 (R11h)


SAP2-0: Adjust the amount of fixed current from the fixed current source of operational amplifier for the source driver. When the amount of fixed current is set large, the operational amplifier will stabilize, while the current consumption will increase. Select an optimum amount of current taking both the display quality and the current consumption into account. During non-display operation, set SAP2-0 = " 000 " to halt the operation of operational amplifier, to reduce the current consumption.

SAP Bits and the amount of current for the Op-amp

| SAP2 | SAP1 | SAPO | Op-amp Current | SAP2 | SAP1 | SAPO | Op-amp Current |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | Halt | 1 | 0 | 0 | 1 (fixed) |
| 0 | 0 | 1 | Setting disabled | 1 | 0 | 1 | 1.25 (fixed) |
| 0 | 1 | 0 | 0.62 (fixed) | 1 | 1 | 0 | 1.43 (fixed) |
| 0 | 1 | 1 | 0.71 (fixed) | 1 | 1 | 1 | Setting disabled |

BT2-0: Change the step-up scale of the step-up circuit. Adjust the scale according to the voltage. Smaller scale consumes lesser current.

DC02-00: Select the operating frequency for the step-up circuit 1. The higher frequency enhances the drive capacity of step-up circuit as well as the display quality, while the current consumption will increase. Adjust the frequency taking both the display quality and the current consumption into consideration.

DC12-10: Select the operating frequency for the step-up circuit 2. The higher frequency enhances the drive capacity of step-up circuit as well as the display quality, while the current consumption will increase. Adjust the frequency taking both the display quality and the current consumption into consideration.

AP2-0: Adjust the amount of fixed current from the fixed current source of operational amplifier for the liquid crystal drive power supply. When the amount of fixed current is set large, the liquid crystal drive capacity will be enhanced and the display quality will improve, while the current consumption will increase. Select an optimum amount of current taking both the display quality and the current consumption into account. During non-display operation, set AP2-0 $=$ " 000 " to halt the operation of operational amplifier to reduce current consumption.

DK: Control the operation of the step-up circuit 1. When turning on the power supply, stop the start up of VLOUT1 for a moment, and wait for an enough time until VLOUT2 is stabilized before starting up VLOUT1. For details, see the "Power Supply Setting Flow" section.

SLP: When SLP = 1, the HD66789 enters into the sleep mode. In the sleep mode, internal display operation is halted except the R-C oscillator to reduce current consumption. Only power control instructions
(BT2-0, DC2-0, AP2-0, SLP, STB, VC2-0, VRH4-0, VCOMG, VDV4-0, and VCM4-0 bits) are executed during the sleep mode. No change is made to the GRAM data or instructions during the sleep mode, although it is retained.

STB: When STB = 1, the HD66789 enters into the standby mode. In the standby mode, display operation is completely halted, and all internal operation including the internal R-C oscillator and reception of external clock pulse, is halted. For details, see the "Standby Mode" section. Only instructions to release the standby mode $(\mathrm{STB}=0)$ and to start oscillation are accepted during the standby mode. Changes in the GRAM data or instructions during the standby mode are susceptible to destruction. These changes should be made after releasing the standby mode.

VC2-0: Adjust the reference voltage for VLEG1OUT, VciOUT voltages to the optimum ratio of Vci.

| AP2 | AP1 | AP0 | Amount of current in operational amplifier |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | halt |
| 0 | 0 | 1 | setting disabled |
| 0 | 1 | 0 | 0.5 (fixed) |
| 0 | 1 | 1 | 0.75 (fixed) |
| 1 | 0 | 0 | 1 (fixed) |
| 1 | 0 | 1 | 1.25 (fixed) |
| 1 | 1 | 0 | 1.5 (fixed) |
| 1 | 1 | 1 | setting disabled |


| DC02 | DC01 | DC00 | Step-up circuit 1 <br> step-up frequency |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | oscillation clock/8 |
| 0 | 0 | 1 | oscillation clock/16 |
| 0 | 1 | 0 | oscillation clock/32 |
| 0 | 1 | 1 | oscillation clock/64 |
| 1 | 0 | 0 | oscillation clock/128 |
| 1 | 0 | 1 | setting disabled |
| 1 | 1 | 0 | setting disabled |
| 1 | 1 | 1 | setting disabled |


| DC12 | DC11 | DC10 | Step-up circuit 2 <br> step-up frequency |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | oscillation clock/16 |
| 0 | 0 | 1 | oscillation clock/32 |
| 0 | 1 | 0 | oscillation clock/64 |
| 0 | 1 | 1 | oscillation clock/128 |
| 1 | 0 | 0 | oscillation clock/256 |
| 1 | 0 | 1 | setting disabled |
| 1 | 1 | 0 | setting disabled |
| 1 | 1 | 1 | setting disabled |


| BT2 | BT1 | BTO | VLOUT1 output （DDVDH） | VLOUT4 output （VCL） | VLOUT2 output （VGH） | VLOUT3 output （VGL） | Capacitor connection pins |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | $\begin{aligned} & \text { Vci1 x } 2 \\ & {[\mathrm{x} 2]} \end{aligned}$ | $\begin{aligned} & \text { Vci1 } x-1 \\ & {[x-1]} \end{aligned}$ | $\begin{aligned} & \text { DDVDH } \times 3 \\ & {[\times 6]} \end{aligned}$ | $\begin{aligned} & -(\text { Vci1 }+ \text { DDVDH } \times 2) \\ & {[\mathrm{x}-5]} \end{aligned}$ | DDVDH，VGH，VGL，VCL， C11士，C12士，C21士，C22土， |
| 0 | 0 | 1 | $\uparrow$ | $\uparrow$ | $\begin{aligned} & \text { DDVDH } \times 3 \\ & {[\times 6]} \end{aligned}$ | $\begin{aligned} & -(\text { DDVDH } \times 2) \\ & {[x-4]} \end{aligned}$ | DDVDH，VGH，VGL，VCL， C11 $\pm$, C12 $\pm$, C21 $\pm, \mathrm{C} 22 \pm$, |
| 0 | 1 | 0 | $\uparrow$ | $\uparrow$ | $\begin{aligned} & \text { DDVDH } \times 3 \\ & \text { [ } \times 6] \end{aligned}$ | $\begin{aligned} & -(\text { Vci1+DDVDH }) \\ & {[\mathrm{x}-3]} \end{aligned}$ | DDVDH，VGH，VGL，VCL， C11士，C12士，C21士，C22 $\pm$, |
| 0 | 1 | 1 | $\uparrow$ | $\uparrow$ | $\begin{aligned} & \text { Vci1 +DDVDH } \times 2 \\ & {[\times 5]} \end{aligned}$ | $\begin{aligned} & -(\mathrm{Vci} 1+\mathrm{DDVDH} \times 2) \\ & {[\mathrm{x}-5]} \end{aligned}$ | DDVDH，VGH，VGL，VCL， C11士，C12士，C21士，C22 $\pm$, |
| 1 | 0 | 0 | $\uparrow$ | $\uparrow$ | $\begin{aligned} & \text { Vci1 +DDVDH x } 2 \\ & {[\times 5]} \end{aligned}$ | $\begin{aligned} & -(\text { DDVDH } \times 2) \\ & {[x-4]} \end{aligned}$ | DDVDH，VGH，VGL，VCL， C11士，C12 $\pm, \mathrm{C} 21 \pm, \mathrm{C} 22 \pm$ ， |
| 1 | 0 | 1 | $\uparrow$ | $\uparrow$ | $\begin{aligned} & \text { Vci1 +DDVDH } \times 2 \\ & \text { [ } 5 \text { 5] } \end{aligned}$ | $\begin{aligned} & -(\text { Vci1+DDVDH }) \\ & {[x-3]} \end{aligned}$ | DDVDH，VGH，VGL，VCL， C11士，C12士，C21士，C22土， |
| 1 | 1 | 0 | $\uparrow$ | $\uparrow$ | $\begin{aligned} & \text { DDVDH } \times 2 \\ & {[\times 4]} \end{aligned}$ | $\begin{aligned} & -(\text { DDVDH } \times 2) \\ & {[x-4]} \end{aligned}$ | DDVDH，VGH，VGL，VCL， C11 $\pm$, C12 $\pm$, C21 $\pm$, C22 $\pm$, |
| 1 | 1 | 1 | $\uparrow$ | $\uparrow$ | $\begin{aligned} & \text { DDVDH } \times 2 \\ & {[\times 4]} \end{aligned}$ | $\begin{aligned} & -(\text { Vci1+DDVDH }) \\ & {[x-3]} \end{aligned}$ | DDVDH，VGH，VGL，VCL， C11 $\pm$ ，C12 $\pm$, C21 $\pm$ |

Note 1）The numerals in the bracket［ ］show the step－up scale from Vci1．
Note 2）The capacitor connection pins are step－up capacitors which are necessary for DDVDH，VCL，VGH， VGL voltages．
Note 3）Set the voltage within the following range：DDVDH $=5.5 \mathrm{~V}$（Max．）， $\mathrm{VCL}=-3.3 \mathrm{~V}$（Min．）， $\mathrm{VGH}=16.5 \mathrm{~V}$（Max．），VGL＝－16．5 V （Min．）

| VC2 | VC1 | VCO | Step－up circuit 1 <br> step－up frequency |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | Vci |
| 0 | 0 | 1 | $0.92 \times \mathrm{Vci}$ |
| 0 | 1 | 0 | $0.87 \times \mathrm{Vci}$ |
| 0 | 1 | 1 | $0.83 \times \mathrm{Vci}$ |
| 1 | 0 | 0 | $0.76 \times \mathrm{Vci}$ |
| 1 | 0 | 1 | $0.73 \times \mathrm{Vci}$ |
| 1 | 1 | 0 | setting disabled |
| 1 | 1 | 1 | setting disabled |

DK Operation of step－up circuit 1

| 0 | Operation |
| :--- | :--- |
| 1 | Halt |

## Power Control 3 (R12h)

Power Control 4 (R13h)


| IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PON | VRH3 | VRH2 | VRH1 | VRH0 |
| 0 | 0 | $\begin{array}{\|l\|l} \text { VCO } \\ \text { MG } \end{array}$ | VDV4 | VDV3 | VDV2 | VDV1 | VDV0 | 0 | 0 | 0 | VCM4 | VCM3 | VCM2 | VCM1 | VCM0 |

PON: Start operation of VLOUT3. To stop operation, $\operatorname{set} \mathrm{PON}=0$. To start operation, set PON $=1$.
VRH3-0: Set the scale for amplifying VLOUT1 voltage (the reference voltage for VCOM and grayscale voltage). REGP voltage is amplified by $1.33 \sim 2.775$ times.

VCOMG: When VCOMG $=1, \mathrm{VcomL}$ outputs a negative voltage ( $1.0 \mathrm{~V} \sim-\mathrm{Vci}+0.5 \mathrm{~V}$ Max.). When $\mathrm{VCOMG}=0$, the amplifiers for the negative voltage is halted, thereby saving power consumption. When VCOMG $=0$, settings with VDV4-0 bits are invalid. In this case, to adjust AC amplitude of Vcom, make settings with VCM4-0 bits (VcomH setting). VCOMG $=1$ is valid when $\mathrm{PON}=1$.

VDV4-0: Set the AC amplitude of Vcom during Vcom AC drive. The amplitude can be specified within the range of $0.6 \sim 1.23$ times of VREG1OUT. When VCOMG $=0$, this setting is invalid.

VCM4-0: Set the VcomH voltage (The higher voltage during Vcom AC drive). The voltage can be specified within the range of $0.4 \sim 0.98$ times of VREG1OUT. When VCM4-0 $=$ " 11111 ", the internal volume adjustment operation is halted, and the VcomH voltage can be adjust by placing an external resistor from VcomR.

| VRH3 | VRH2 | VRH1 | VRH0 | VREG1OUT voltage |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | REGP $\times 1.33$ |
| 0 | 0 | 0 | 1 | REGP $\times 1.45$ |
| 0 | 0 | 1 | 0 | REGP $\times 1.55$ |
| 0 | 0 | 1 | 1 | REGP $\times 1.65$ |
| 0 | 1 | 0 | 0 | REGP $\times 1.75$ |
| 0 | 1 | 0 | 1 | REGP $\times 1.80$ |
| 0 | 1 | 1 | 0 | REGP $\times 1.85$ |
| 0 | 1 | 1 | 1 | halt |
| 1 | 0 | 0 | 0 | REGP $\times 1.90$ |
| 1 | 0 | 0 | 1 | REGP $\times 2.175$ |
| 1 | 0 | 1 | 0 | REGP $\times 2.325$ |
| 1 | 0 | 1 | 1 | REGP $\times 2.475$ |
| 1 | 1 | 0 | 0 | REGP $\times 2.625$ |
| 1 | 1 | 0 | 1 | REGP $\times 2.700$ |
| 1 | 1 | 1 | 0 | REGP $\times 2.775$ |
| 1 | 1 | 1 | 1 | halt |


| vcm4 | vсм3 | vcm2 | vcm1 | vcmo | VcomH | vDV4 | vDV3 | vDv2 | vDV1 | vovo | Vcom amplitude |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | VREG1OUT $\times 0.40$ | 0 | 0 | 0 | 0 | 0 | VREG1OUT $\times 0.60$ |
| 0 | 0 | 0 | 0 | 1 | VREG1OUT $\times 0.42$ | 0 | 0 | 0 | 0 | 1 | VREG1OUT $\times 0.63$ |
| 0 | 0 | 0 | 1 | 0 | VREG1OUT $\times 0.44$ | 0 | 0 | 0 | 1 | 0 | VREG1OUT $\times 0.66$ |
| : | : | : | : | : | : | : | : | : | : | : | : |
| 0 | 1 | 1 | 0 | 0 | VREG1OUT $\times 0.64$ | 0 | 1 | 1 | 0 | 0 | VREG1OUT $\times 0.96$ |
| 0 | 1 | 1 | 0 | 1 | VREG1OUT $\times 0.66$ | 0 | 1 | 1 | 0 | 1 | VREG1OUT $\times 0.99$ |
| 0 | 1 | 1 | 1 | 0 | VREG1OUT $\times 0.68$ | 0 | 1 | 1 | 1 | 0 | VREG1OUT $\times 1.02$ |
| 0 | 1 | 1 | 1 | 1 | Halt internal volume Adjust with a variable external resistor from VcomR. | 0 | 1 | 1 | 1 | 1 | Setting disabled |
| 1 | 0 | 0 | 0 | 0 | VREG1OUT $\times 0.70$ | 1 | 0 | 0 | 0 | 0 | VREG1OUT $\times 1.05$ |
| 1 | 0 | 0 | 0 | 1 | VREG1OUT $\times 0.72$ | 1 | 0 | 0 | 0 | 1 | VREG1OUT $\times 1.08$ |
| 1 | 0 | 0 | 1 | 0 | VREG1OUT $\times 0.74$ | 1 | 0 | 0 | 1 | 0 | VREG1OUT $\times 1.11$ |
| : | : | : | : | : | : | 1 | 0 | 0 | 1 | 1 | VREG1OUT $\times 1.14$ |
| 1 | 1 | 1 | 0 | 0 | VREG1OUT $\times 0.94$ | 1 | 0 | 1 | 0 | 0 | VREG1OUT $\times 1.17$ |
| 1 | 1 | 1 | 0 | 1 | VREG1OUT $\times 0.96$ | 1 | 0 | 1 | 0 | 1 | VREG1OUT $\times 1.20$ |
| 1 | 1 | 1 | 1 | 0 | VREG1OUT $\times 0.98$ | 1 | 0 | 1 | 1 | 0 | VREG1OUT $\times 1.23$ |
| 1 | 1 | 1 | 1 | 1 | Halt internal volume. Adjust with a variable external resistor from | 1 | 0 | 1 | 1 | * | Setting disabled |

Note 1) Adjust VREG1OUT and VCM0-4 to set VcomH the same level as VDH or less.
Note 2) Adjust VREG1OUT and VDV0-4 to set the amplitude of Vcom 0.6V or less.

## RAM Address Set (R21h)

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | AD | AD | AD | AD | AD | AD | AD | AD | AD | AD | AD | AD | AD | AD | AD | AD |
|  | 1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

AD15-0: Make the initial setting of GRAM address in the address counter (AC). After GRAM data are written, the address counter is automatically updated according to the settings with AM, I/D bits and the setting for a new GRAM address is not required in the address counter. Therefore, data are written consecutively without resetting the address. The address counter is not automatically updated when data are read out from GRAM.

GRAM address setting can not be made during the standby mode. An address set should be made within the area specified with the window address.

When the RGB interface is selected ( $\mathrm{RM}=1$ ), the setting of the address for AD15-0 is made every frame at the falling edge of VSYNC. When the internal clock operation or VSYNC interface is selected (RM = 0), the setting of the address is made when the instruction is executed.

GRAM Address Range

| AD15-AD0 | GRAM Setting |
| :--- | :--- |
| "0000"H - "00AF"H | Bitmap data for G1 |
| "0100"H - "01AF"H | Bitmap data for G2 |
| "0200"H - "02AF"H | Bitmap data for G3 |
| "0300"H - "03AF"H | Bitmap data for G4 |
| $:$ | $:$ |
| "EC00"H - "ECAF"H | Bitmap data for G237 |
| "ED00"H - "EDAF"H | Bitmap data for G238 |
| "EE00"H - "EEAF"H | Bitmap data for G239 |
| "EF00"H - "EFAF"H | Bitmap data for G240 |

## Write Data to GRAM (R22h)



WD17-0: All data are expanded into 18 bits internally before written to GRAM. Each interface has its own way of expanding data to 18 bits.

The grayscale level is selected according to GRAM data. The address is automatically updated according to the setting with the AM and I/D bits after data are written to GRAM. During the standby mode, no access is allowed to GRAM. When 8 or 16 bit interface modes is selected, the data in the MSB of R and B pixels are also written to the LSB of R and B pixels respectively to expand the $8 / 16$ - bit data into the 18 bit data internally.

During the RGB interface mode, when writing data to RAM through a system interface, make sure to avoid conflicts between writing through the RGB interface and writing through the system interface.

When the 18 -bit RGB interface is selected, the 18-bit data in PD17-0 bits are written, and 262,144 colors are available. When the 16 -bit RGB interface is selected, the data in the MSB of $R$ and $B$ pixels are also written to the LSB of R and B pixels respectively, and 65,536 colors are available.


9-bit interface (262,144 colors)


Write data to GRAM: Bit assignment


Write data to GRAM: Bit assignment


16-bit RGB interface (65,563 colors)


6 -bit RGB interface (262,144 colors)


Write data to GRAM (RGB interface): Bit assignment

| GRAM data settings RGB | Grayscale |  |
| :---: | :---: | :---: |
|  | Negative | Positive |
| 000000 | V0 | V31 |
| 000001 | (V0-V1)/2 | (V30-V31)/2 |
| 000010 | V1 | V30 |
| 000011 | (V1-V2)/2 | (V29-V30)/2 |
| 000100 | V2 | V29 |
| 000101 | (V2-V3)/2 | (V28-V29)/2 |
| 000110 | V3 | V28 |
| 000111 | (V3-V4)/2 | (V27-V28)/2 |
| 001000 | V4 | V27 |
| 001001 | (V4-V5)/2 | (V26-V27)/2 |
| 001010 | V5 | V26 |
| 001011 | (V5-V6)/2 | (V25-V26)/2 |
| 001100 | V6 | V25 |
| 001101 | (V6-V7)/2 | (V24-V25)/2 |
| 001110 | V7 | V24 |
| 001111 | (V7-V8)/2 | (V23-V24)/2 |
| 010000 | V8 | V23 |
| 010001 | (V8-V9)/2 | (V22-V23)/2 |
| 010010 | V9 | V22 |
| 010011 | (V9-V10)/2 | (V21-V22)/2 |
| 010100 | V10 | V21 |
| 010101 | (V10-V11)/2 | (V20-V21)/2 |
| 010110 | V11 | V20 |
| 010111 | (V11-V12)/2 | (V19-V20)/2 |
| 011000 | V12 | V19 |
| 011001 | (V12-V13)/2 | (V18-V19)/2 |
| 011010 | V13 | V18 |
| 011011 | (V13-V14)/2 | (V17-V18)/2 |
| 011100 | V14 | V17 |
| 011101 | (V14-V15)/2 | (V16-V17)/2 |
| 011110 | V15 | V16 |
| 011111 | (V15-V16)/2 | (V15-V16)/2 |


| GRAM data settings RGB | Grayscale |  |
| :---: | :---: | :---: |
|  | Negative | Positive |
| 100000 | V16 | V15 |
| 100001 | (V16-V17)/2 | (V14-V15)/2 |
| 100010 | V17 | V14 |
| 100011 | (V17-V18)/2 | (V13-V14)/2 |
| 100100 | V18 | V13 |
| 100101 | (V18-V19)/2 | (V12-V13)/2 |
| 100110 | V19 | V12 |
| 100111 | (V19-V20)/2 | (V11-V12)/2 |
| 101000 | V20 | V11 |
| 101001 | (V20-V21)/2 | (V10-V11)/2 |
| 101010 | V21 | V10 |
| 101011 | (V21-V22)/2 | (V9-V10)/2 |
| 101100 | V22 | V9 |
| 101101 | (V22-V23)/2 | (V8-V9)/2 |
| 101110 | V23 | V8 |
| 101111 | (V23-V24)/2 | (V7-V8)/2 |
| 110000 | V24 | V7 |
| 110001 | (V24-V25)/2 | (V6-V7)/2 |
| 110010 | V25 | V6 |
| 110011 | (V25-V26)/2 | (V5-V6)/2 |
| 110100 | V26 | V5 |
| 110101 | (V26-V27)/2 | (V4-V5)/2 |
| 110110 | V27 | V4 |
| 110111 | (V27-V28)/2 | (V3-V4)/2 |
| 111000 | V28 | V3 |
| 111001 | (V28-V29)/2 | (V2-V3)/2 |
| 111010 | V29 | V2 |
| 111011 | (V29-V30)/2 | (V1-V2)/2 |
| 111100 | V30 | V1 |
| 111101 | (V30-V31)/2 | (V0-V1)/2 |
| 111110 | (V30-V31)/3 | (V0-V1)/3 |
| 111111 | V31 | Vo |

GRAM data and LCD output level

## RAM Access through RGB-I/F and System I/F

The HD66789 writes all display data on the screens to the internal RAM. This enables the transfer of only the data for the moving picture area as well as for the frames for updating screens through the RGB interface. By writing data in the high speed write mode $(\mathrm{HWM}=1)$ and with the window address function, the HD66789 enables a high-speed access to RAM with low power consumption while displaying moving pictures. In the frames other than the moving picture screen update, the display data in the area other than the moving picture area can be updated through a system interface.

The RAM access is also possible through a system interface even in the RGB-I/F mode. In the RGB interface mode, data are written to RAM in synchronization with the DOTCLK during ENABLE = "Low". When writing data in the RGB-I/F mode through the system interface, it is necessary to set the ENABLE "High" to stop writing through the RGB interface. After accessing to RAM through the system interface, wait an enough time for the write/read bus cycle before starting accessing to RAM through the RGB interface. When RAM accesses through the RGB and system interfaces conflict, there will be no guarantee that data are properly written to RAM.


Updating Still Picture Area during Displaying a Moving Picture

Read Data Read from GRAM (R22h)


RD17-0: Read 18-bit data from GRAM. The bit assignment for the data that are read out from GRAM is different according to the interface.

When data are read out from GRAM to the microcomputer, the first word read immediately after GRAM address set are latched in the internal read-data latch, and thereby the data in the data bus (DB17-0) are nullified. The second word is read as valid data. When the HD66789 performs an internal bit processing, such as logical operation, the data latched in the read-data latch are used to complete it by single read out operation. The data are expanded internally into 18 bits before going through the logical operation. When the 8-/16-bit interfaces are selected, GRAM data in the LSBs of R and B pixels are not read out. This function is not available in the RGB interface mode.


Read data from GRAM: Bit assignment


9-bit interface


8-bit interface / SPI


Read data from GRAM: Bit assignment


GRAM read sequence

RAM Write Data Mask (R23h)
RAM Write Data Mask (R24h)


| IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | $\begin{array}{\|c\|} \hline \text { WM } \\ 11 \end{array}$ | $\begin{array}{\|c\|} \hline \text { WM } \\ 10 \end{array}$ | $\begin{gathered} \text { WM } \\ 9 \end{gathered}$ | $\begin{gathered} \text { WM } \\ 8 \end{gathered}$ | $\begin{gathered} \text { WM } \\ 7 \end{gathered}$ | WM | 0 | 0 | $\begin{array}{\|c} \text { WM } \\ 5 \end{array}$ | $\begin{array}{\|c\|} \hline \text { WM } \\ 4 \end{array}$ | $\begin{gathered} \mathrm{WM} \\ 3 \end{gathered}$ | $\begin{gathered} \text { WM } \\ 2 \end{gathered}$ | $\begin{gathered} \text { WM } \\ 1 \end{gathered}$ | $\begin{gathered} \text { WM } \\ 0 \end{gathered}$ |
| 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | $\begin{array}{\|c\|} \text { WM } \\ 17 \end{array}$ | $\begin{gathered} \text { WM } \\ 16 \end{gathered}$ | $\begin{gathered} \text { WM } \\ 15 \end{gathered}$ | $\begin{gathered} \text { WM } \\ 14 \end{gathered}$ | $\begin{gathered} \text { WM } \\ 13 \end{gathered}$ | $\begin{gathered} \text { WM } \\ 12 \end{gathered}$ |

WM17-0: Write-mask the data when they are written to GRAM by bit. For example, if WM17 $=1$, the WM17 write-mask the MSB of the data to write to GRAM so that the data in the MSB are not written to GRAM. The rest of WM16-0 bits also write-mask the data in the corresponding bits when these bits are set to " 1 ". For details, see the "Graphics Operation Function" section.

The WM17-0 bits write-mask the data to write to GRAM, which are expanded, if necessary, into 18 bits. This function is not available in the RGB-I/F mode.


RAM write data mask

## $\gamma$ Control (R30h to R39h)

| R30 | R/W RS |  | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IBO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | W | 1 | 0 | 0 | 0 | 0 | 0 | $\begin{gathered} \text { PKP } \\ 12 \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline \text { PKP } \\ 11 \\ \hline \end{array}$ | $\begin{gathered} \text { PKP } \\ 10 \end{gathered}$ | 0 | 0 | 0 | 0 | 0 | $\begin{array}{\|c\|} \hline \text { PKP } \\ 02 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline \text { PKP } \\ 01 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline \text { PKP } \\ 00 \\ \hline \end{array}$ |
| R31 | W | 1 | 0 | 0 | 0 | 0 | 0 | $\begin{array}{\|c\|} \hline \text { PKP } \\ 32 \end{array}$ | $\begin{array}{\|c\|} \hline \text { PKP } \\ 31 \end{array}$ | $\begin{gathered} \text { PKP } \\ 30 \end{gathered}$ | 0 | 0 | 0 | 0 | 0 | $\begin{array}{\|c\|} \hline \text { PKP } \\ 22 \end{array}$ | $\begin{array}{\|c\|} \hline \text { PKP } \\ 21 \\ \hline \end{array}$ | $\begin{gathered} \text { PKP } \\ 20 \end{gathered}$ |
| R31 | W | 1 | 0 | 0 | 0 | 0 | 0 | $\begin{array}{\|c} \text { PKP } \\ 52 \end{array}$ | $\begin{array}{\|c\|} \hline \text { PKP } \\ 51 \end{array}$ | $\begin{gathered} \text { PKP } \\ 50 \end{gathered}$ | 0 | 0 | 0 | 0 | 0 | $\begin{array}{\|c\|} \hline \text { PKP } \\ 42 \end{array}$ | $\begin{gathered} \text { PKP } \\ 41 \end{gathered}$ | $\left\|\begin{array}{c} \text { PKP } \\ 40 \end{array}\right\|$ |
| R33 | W | 1 | 0 | 0 | 0 | 0 | 0 | $\begin{array}{\|c} \hline \text { PRP } \\ 12 \end{array}$ | $\begin{array}{\|c\|} \hline \text { PRP } \\ 11 \end{array}$ | $\begin{gathered} \text { PRP } \\ 10 \end{gathered}$ | 0 | 0 | 0 | 0 | 0 | $\begin{array}{\|c\|} \hline \text { PRP } \\ 02 \end{array}$ | $\begin{array}{\|c\|} \hline \text { PRP } \\ 01 \end{array}$ | $\begin{gathered} \text { PRP } \\ 00 \end{gathered}$ |
| R34 | W | 1 | 0 | 0 | 0 | 0 | 0 | $\begin{gathered} \text { PKN } \\ 12 \\ \hline \end{gathered}$ | $\begin{array}{r} \text { PKN } \\ 11 \\ \hline \end{array}$ | $\begin{gathered} \mathrm{PKN} \\ 10 \\ \hline \end{gathered}$ | 0 | 0 | 0 | 0 | 0 | $\begin{array}{\|c} \hline \text { PKN } \\ 02 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline \text { PKN } \\ 01 \\ \hline \end{array}$ | $\begin{array}{\|c} \hline \text { PKN } \\ 00 \\ \hline \end{array}$ |
| R35 | W | 1 | 0 | 0 | 0 | 0 | 0 | $\begin{gathered} \text { PKN } \\ 32 \\ \hline \end{gathered}$ | $\begin{gathered} \text { PKN } \\ 31 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{VKN} \\ 30 \\ \hline \end{gathered}$ | 0 | 0 | 0 | 0 | 0 | $\begin{array}{\|c\|} \hline \text { PKN } \\ 22 \\ \hline \end{array}$ | $\begin{gathered} \text { PKN } \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} \text { PKN } \\ 20 \\ \hline \end{gathered}$ |
| R36 | W | 1 | 0 | 0 | 0 | 0 | 0 | $\begin{gathered} \text { PKN } \\ 52 \\ \hline \end{gathered}$ | $\begin{gathered} \text { PKN } \\ 51 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{VKN} \\ 50 \\ \hline \end{gathered}$ | 0 | 0 | 0 | 0 | 0 | $\begin{array}{\|c\|} \hline \text { PKN } \\ 42 \\ \hline \end{array}$ | $\begin{gathered} \text { PKN } \\ 41 \\ \hline \end{gathered}$ | $\begin{array}{c\|c\|} \hline \text { PKN } \\ 40 \\ \hline \end{array}$ |
| R37 | W | 1 | 0 | 0 | 0 | 0 | 0 | $\begin{array}{\|c\|} \hline \text { PRN } \\ 12 \\ \hline \end{array}$ | $\begin{array}{\|c} \hline \text { PRN } \\ 11 \\ \hline \end{array}$ | $\begin{gathered} \text { PRN } \\ 10 \\ \hline \end{gathered}$ | 0 | 0 | 0 | 0 | 0 | $\begin{array}{\|c\|} \hline \text { PRN } \\ 02 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline \text { PRN } \\ 01 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline \text { PRN } \\ 00 \end{array}$ |
| R38 | W | 1 | 0 | 0 | 0 | $\begin{array}{\|c\|} \hline \mathrm{VRP} \\ 14 \end{array}$ | $\begin{array}{\|l\|} \hline \text { VRP } \\ 13 \\ \hline \end{array}$ | $\begin{gathered} \text { VRP } \\ 12 \\ \hline \end{gathered}$ | $\begin{array}{\|c} \left\|\begin{array}{c} \text { VRP } \\ 11 \end{array}\right\| \end{array}$ | $\begin{gathered} \text { VRP } \\ 10 \end{gathered}$ | 0 | 0 | 0 | 0 | $\begin{gathered} \text { VRP } \\ 03 \end{gathered}$ | $\begin{array}{\|c} \hline \text { VRP } \\ 02 \end{array}$ | $\begin{array}{\|c} \text { VRP } \\ 01 \end{array}$ | $\begin{gathered} \text { VRP } \\ 00 \end{gathered}$ |
| R39 | w | 1 | 0 | 0 | 0 | $\begin{gathered} \text { VRN } \\ 14 \end{gathered}$ | $\left\|\begin{array}{c} \text { VRN } \\ 13 \end{array}\right\|$ | $\begin{aligned} & \text { VRN } \\ & 12 \end{aligned}$ | $\left.\begin{gathered} \text { VRN } \\ 11 \end{gathered} \right\rvert\,$ | $\begin{array}{\|c\|c\|} \hline \text { VRN } \\ 10 \end{array}$ | 0 | 0 | 0 | 0 | $\begin{array}{\|l\|} \hline \text { VRN } \\ 03 \end{array}$ | $\begin{gathered} \mathrm{VRN} \\ 02 \end{gathered}$ | $\begin{gathered} \text { VRN } \\ 01 \end{gathered}$ | $\begin{array}{\|c} \text { VRN } \\ 00 \end{array}$ |

## $\gamma$ Control Instructions

PKP52-00 : The $\gamma$ fine adjustment registers for positive polarity.
PRP12-00 : The $\gamma$ gradient adjustment registers for positive polarity.
PKN52-00 : The $\gamma$ fine adjustment registers for negative polarity.
PRN12-00 : The $\gamma$ gradient adjustment registers for negative polarity.
VRP14-00 : The amplitude adjustment registers for positive polarity.
VRN14-00 : The amplitude adjustment registers for negative polarity.
For details, see the " $\gamma$ adjustment" section.

## Gate Scan Position (R40h)



SCN4-0: Specify the position where the gate driver scan starts. Make an optimum setting for the gate driver in use.

## SC Bits and Gate scan start position

|  |  |  |  |  | Scan Start Position |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| SCN4 | SCN3 | SCN2 | SCN1 | SCN0 | GS $=\mathbf{0}$ | GS $=\mathbf{1}$ |
| 0 | 0 | 0 | 0 | 0 | G1 | G240 |
| 0 | 0 | 0 | 0 | 1 | G9 | G232 |
| 0 | 0 | 0 | 1 | 0 | G17 | G224 |
| . | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ |
| . | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ |
| 1 | 1 | 0 | 1 | 0 | G209 | G32 |
| 1 | 1 | 0 | 1 | 1 | G217 | G24 |
| 1 | 1 | 1 | 0 | 0 | G225 | G16 |



## Vertical Scroll Control (R41h)



VL7-0: Specify the number of raster-rows that are scrolled and control smooth scrolling in the vertical direction. The number of raster-rows is specified from 0 to 240 . The raster-rows of the specified number are scrolled during display. When the 240th raster-row is displayed, the scrolling display starts afresh from the 1 st raster-row. The number of raster-rows that are scrolled (VL7-0) can be specified when the first screen vertical scroll enable bit VLE1 $=1$ or the second screen vertical scroll enable bit VLE2 $=1$. The number of raster-rows is fixed (not changeable) when VLE2-1 $=00$. This function is not available in the external display interface mode.

## VL Bits and Display-start Raster-row

| VL7 | VL6 | VL5 | VL4 | VL3 | VL2 | VL1 | VL0 | Amount of Scrolling (Number of raster-row) |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 raster-row |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 raster-row |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 raster-rows |
| . | . | . | . | . | . | . | . | . |
| . | . | . | . | . | . | . | . | . |
| 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 238 raster-rows |
| 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 239 raster-rows |

Note: When setting the number of raster-rows for scrolling, it must be 239 or less.

1st-Screen Drive Position (R42h)
2nd-Screen Drive Position (R43h)


SS17-10: Specify the start position for driving the first screen by line. The liquid crystal is driven by from the gate driver of "the set value +1 ".

SE17-10: Specify the end position for driving the first screen by line. The liquid crystal is driven by to the gate driver of "the set value +1 ". For instance, when $\mathrm{SS} 17-10=$ " 07 "'H and SE17-10 $=$ " 10 " H , the liquid crystal is driven from G8 to G17, and black display is driven from G1 to G7, and G18 thereafter. Make sure that SS17-10 $\leq$ SE17-10 $\leq$ "EF"H. For details, see the "Screen-split Drive Function" section.

SS27-20: Specify the start position for driving the second screen by line. The liquid crystal is driven by from the gate driver of "the set value +1 ". The second screen is driven when $\mathrm{SPT}=1$.

SE27-20: Specify the end position for driving the second screen by line. The liquid crystal is driven by to the gate driver of "the set value +1 ". For instance, when SPT $=1$, and SS27-20 $=$ " 20 " H, SE27-20 $=$ " 4 F " H , the liquid crystal is driven from G33 to G80. Make sure that SS17-10 $\leq$ SE17 $-10<$ SS27-20 $\leq$ SE27-20 $\leq$ "EF"H. For details, see the "Screen-split Drive Function" section.

## Horizontal RAM Address Position (R44h)

Vertical RAM Address Position (R45h)

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| W | 1 | HEA7 | HEA6 | HEA5 | HEA4 | HEA3 | HEA2 | HEA1 | HEA0 | HSA7 | HSA6 | HSA5 | HSA4 | HSA3 | HSA2 | HSA1 | HSA0 |
| W | 1 | VEA7 | VEA6 | VEA5 | VEA4 | VEA3 | VEA2 | VEA1 | VEA0 | VSA7 | VSA6 | VSA5 | VSA4 | VSA3 | VSA2 | VSA1 | VSA0 |

HSA7-0/HEA7-0: Specify the start/end positions of the window-address range in the horizontal direction by address. Data are written to GRAM within the area determined by the addresses specified by HEA7-0 and HSA7-0. These addresses must be set before RAM write. In setting these bits, make sure that " 00 " $\mathrm{h} \leq$ HSA7-0 $\leq$ HEA7-0 $\leq$ "AF"h.

VSA7-0/VEA7-0: Specify the start/end positions of the window-address range in the vertical direction by address. Data are written to GRAM within the area determined by the addresses specified by VEA7-0 and VSA7-0. These addresses must be set before RAM write. In setting these bits, make sure that " 00 " $\mathrm{h} \leq$ VSA7-0 $\leq$ VEA7-0 $\leq$ "EF"h.


Note 1) The window address area is set within the GRAM address space

Note 2) In the high-speed write mode, data are written to the GRAM every four words.
Therefore, depending on the window address setting, dummy write operations
are required. For details, see the "High-Speed Burst RAM Write Function" section
Note 3) The address set must be within the window address area. In the high-speed
write mode, dummy write area must also be within the window address area
GRAM address area and window-address range

## Instruction List (T.B.D.)



## Reset Function

The HD66789 makes internal initialization with RESET input. During RESET, the HD66789 is in a busy state, and no instruction from the MPU and access to GRAM are accepted. The time required for the RESET input is at least 1 ms . In case of power-on reset, wait at least 10 ms after the power is turned on until the R-C oscillation frequency becomes stabilized. While waiting, do not make an initial setting for the instruction set or an access to GRAM.

## Initial State of Instructions

a. Start oscillation
b. Driver output control (NL4-0 = "11101", SS = "0", SM = "0", EPL = "0", DPL = "0", HSPL = "0", VSPL = " 0 ", GS = "0", SM = "0")
c. Liquid crystal AC drive control (FLD1-0 = "01", B/C = "0", EOR = "0", NW5-0 = "00000")
d. Entry mode set $(H W M=" 0 ", ~ I / D 1-0=" 11 ":$ Increment by $1, A M=" 0 "$ : Horizontal direction, LG2-0 $=$ " 000 " : Replace mode, BGR $=$ " 0 ", TRI $=$ " $0 "$, DFM1- $0=" 00 ")$
e. Compare register (CP17-0 : "00 000000000000 0000")
f. Display control $1($ PT1- $0=" 00 "$, VLE2- $1=" 00 "$ : No vertical scroll, SPT $=" 0 "$ ", FRCP $=" 0 "$, DTE $=" 0 ", \mathrm{CL}=" 0$ " : 65,536-color mode, REV $=" 0 "$, D1-0 $=" 00$ " : Display OFF, GON = 0)
g. Display control $2(\mathrm{BP} 3-0=" 1000 "$, FP3-0 $=" 1000 ")$
h. Display control 3 (PTG1-0 $=" 00 "$ ", ISC3-0 $=" 0000 "$
i. Frame cycle control (NO1-0 $=" 00 "$, SDT1-0 $=" 00 "$, EQ1-0 $=" 00 "$ : No equalization, DIV1-0 = "00": clock/1, RTN3-0 = "0000" : 16 clocks in 1 H period)
j. External display interface (RIM1-0 $=$ " 00 " : 18-bit RGB interface, DM1-0 = " 00 " : internal clock operation, RM = " 0 " : System interface)
k. Power control $1(\mathrm{SAP} 2-0=$ " 000 ", BT2-0 $=$ " 000 ", $\mathrm{AP} 2-0=$ " 000 ": liquid crystal power supply off, DK $=$ " 1 " : DCDC1 off, SLP = " 0 ", STB = " 0 " : Standby mode off)

1. Power control $2(\mathrm{DC} 12-0=" 000 ", \mathrm{DC} 02-00=" 000 ", \mathrm{VC2}-0=" 000 ")$
m . Power control $3(\mathrm{PON}=" 0 "$, VRH3-0 $=" 00000$ ")
n. Power control $4(\mathrm{VCOMG}=" 0 ", \mathrm{VDV} 4-0=" 00000 ", \mathrm{VCM} 4-0=" 00000 ")$
o. RAM address set (AD15-0 $=$ " 0000 " H )
p. RAM write data mask (WM17-0 $=$ " 18 'h00000": No mask)
q. $\gamma$ control $($ PKP02-00 $=$ " $000 "$, PKP12-10 $=" 000 "$, PKP22-20 $=" 000 "$, PKP32-30 $=" 000 "$, PKP42-40 = "000", PKP52-50 = "000", PRP02-00 = "000", PRP12-10 = "000") (PKN02-00 = "000", PKN12-10 = "000", PKN22-20 = "000", PKN32-30 = "000", PKN42-40 = "000", PKN52-50 = "000", PRN02-00 = "000", PRN12-10 = "000") $(V R P 14-10=$ "00000", VRP03-00 = "0000", VRN14-10 = "00000", VRN12-10 = "000")
r. Gate scan starting position $(S C N 4-0=" 00000 ")$
s. Vertical scroll (VL7-0 = " 00000000 ")
t. 1st split-screen (SE17-10 = "11111111", SS17-10 = "00000000")
u. 2nd split-screen (SE27-20 $=$ " $11111111 "$, SS27-20 $=" 00000000 ")$
v. Horizontal RAM address position (HEA7-0 $=$ " $10000011 "$, HSA7- $0=" 00000000 "$ )
w. Vertical RAM address position (VEA7-0 $=" 10101111 "$, VSA7- $0=" 00000000 "$ )

## GRAM Data Initialization

The data in GRAM are not initialized by the RESET input. Initialize through software during the display OFF (D1-0 = " 00 ").

## Initial state of Output Pins

a. Liquid crystal driver output pins (source outputs): Output GND level
b. Oscillator output pin (OSC2): Outputs oscillation signal

## Interface Specifications

The HD66789 incorporates a system interface to make settings for instructions, and an external display interface to display moving pictures. By selecting an optimum interface for display (moving or still picture, or both), data are transmitted efficiently.

The external display interfaces are RGB-I/F and VSYNC-I/F. Through these interfaces, the data can be updated without flickering the moving picture on the display.

In the RGB-I/F mode, the display operation is performed in synchronization with the signals (VSYNC, HSYNC, and DOTCLK). The display data are written according to the values of the data enable signal (ENABLE), data valid signal (VLD) and PD17-0 bits in synchronization with VSYNC, HSYNC, and DOTCLK signals. The display data are written to GRAM to reduce the data transmission to minimum, i.e. only when the displays are being updated. With the window address function, only the RAM area used for moving picture display is overwritten, and therefore the simultaneous display of moving picture area, which is overwritten, and the RAM data in the area other than the moving picture area, which is not overwritten, is possible. In the RGB and VSYNC interface modes, write data to GRAM in the high speed write mode $(H W M=1)$ while displaying moving pictures to make an access to GRAM in high speed with low power consumption.

In the VSYNC interface mode, internal display operations are synchronized with the frame-synchronizing signal (VSYNC). By writing data in synchronization with the falling edge of VSYNC at a fixed speed to GRAM through a system interface, it enables moving pictures display with a system interface. In this case, there are some constraints in the RAM writing speed and method.

The HD66789 handles the following 4 operational modes for the type of display. The setting can be made through an external display interface. A transition between the modes must follow the transition flow.

Operation modes and interfaces

| Operation Mode | RAM Access Setting <br> (RM) | Display Operation Mode <br> (DM1-0) |
| :--- | :--- | :--- |
| Internal operating clock only <br> (Displaying still pictures) | System interface <br> $(R M=0)$ | Internal operating clock <br> (DM1-0 $=00)$ |
| RGB interface (1) | RGB interface | RGB interface |
| (Displaying moving pictures) | $(\mathrm{RM}=1)$ | (DM1-0 $=01$ ) |
| RGB interface (2) <br> (Rewriting still pictures while <br> displaying moving pictures) | System interface <br> $(R M=0)$ | RGB interface |
| (DM1-0 $=01)$ |  |  |

Note 1) the instruction register setting can be made only through a system interface.
Note 2) The RGB-I/F and VSYNC-I/F are not compatible with each other.
Note 3) Do not change the setting for RGB-I/F mode (RIM-0) while RGB I/F is in operation.
Note 4) See the "External Display Interface" section for the transition flow of each operation mode.
Note 5) In the RGB-I/F and VSYNC-I/F modes, write data in the high speed write mode (HWM = 1).


Interfaces and HD66789

## System Interface

The following shows the kinds of system interfaces and the IM pins setting for selecting an interface. The instruction setting and RAM access are made through a system interface.

IM bits setting and the type of system interface

| IM3 | IM2 | IM1 | IM0 | MPU-Interface Mode | DB Pin |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | Setting disabled |  |
| 0 | 0 | 0 | 1 | Setting disabled | DB17 to 10 and 8-to-1 |
| 0 | 0 | 1 | 0 | 80 -system 16-bit interface | DB17 to 10 |
| 0 | 0 | 1 | 1 | 80 -system 8-bit interface | SDI, SDO |
| 0 | 1 | 0 | ${ }^{*}$ | Serial peripheral interface (SPI) |  |
| 0 | 1 | 1 | ${ }^{*}$ | Setting disabled |  |
| 1 | 0 | 0 | 0 | Setting disabled |  |
| 1 | 0 | 0 | 1 | Setting disabled | DB17 to 0 |
| 1 | 0 | 1 | 0 | 80-system 18-bit interface | DB17 to 9 |
| 1 | 0 | 1 | 1 | $80-$ system 9-bit interface |  |
| 1 | 1 | ${ }^{*}$ | ${ }^{*}$ | Setting disabled |  |

## 80-system 18-bit interface

80-system 18 -bit parallel data transmission becomes operable by setting IM $3 / 2 / 1 / 0$ pins to IOVcc/GND/IOVcc/GND levels respectively.


18-bit microcomputer and HD66789


Data format for 18-bit interface

## 80-system 16-bit interface

The 80 -system 16 -bit parallel data transmission becomes operable by setting IM3/2/1/0 pins to GND/GND/IOVcc/GND levels respectively.


16-bit microcomputer and HD66789


Data format for 16-bit interface

## 80-system 9-bit interface

The 80 -system 9 -bit parallel data transmission becomes operable by setting IM3/2/1/0 pins to $\mathrm{IOVcc} / \mathrm{GND} / \mathrm{IOVcc} / \mathrm{IOVcc}$ levels respectively. When transmitting a 16 -bit instruction, it is divided into upper and lower 8 bits (the LSB is not used) and the upper 8 bits are transmitted first. The RAM data is also divided into the upper and lower 9 bits, and the upper bits are transmitted first. The unused pins DB8-0 must be fixed to either IOVcc or GND level. When writing into the index register, the upper byte (8 bits) must be written.


9-bit microcomputer and HD66789


Data format for 9-bit interface

Data transmission synchronizing in 9-bit bus interface mode
The HD66789 supports a data transmission synchronizing function, which resets the upper/lower counter that counts the number of transmission of upper/lower 9-bit data in the 9-bit bus interface mode. When a discrepancy occurs in the upper/lower 9-bit data transmission due to effects from noise and so on, the " 00 " H instruction is written 4 times consecutively to forcibly reset the upper/lower counter so that data transmission restarts with an upper 9-bit data transmission. The excursion can be recovered by executing the synchronizing function periodically.


9-bit data transmission synchronization

## 80-system 8-bit interface

The 80 -system 8 -bit parallel data transmission becomes operable by setting IM3/2/1/0 pins to GND/GND/IOVcc/IOVcc levels respectively. When transmitting a 16 -bit instruction, it is divided into upper and lower 8 bits and the upper 8 bits are transmitted first. The RAM data is also divided into the upper and lower 8 bits, and the upper bits are transmitted first. The data to write to RAM are expanded into 18 bits internally. The unused pins DB9-0 must be fixed to either IOVcc or GND level. When writing into the index register, the upper byte ( 8 bits) must be written


8-bit microcomputer and HD66789


RAM data write : TRI =1, DFM1-0 = 10


Data format for 8-bit interface

## Data transmission synchronizing in 8-bit bus interface mode

The HD66789 supports a data transmission synchronizing function, which resets the upper/lower counter that counts the number of transmission of upper/lower 8 -bit data in the 8 -bit bus interface mode. When a discrepancy occurs in the transmission of upper/lower 8-bit data due to effects from noise and so on, the " 00 " H instruction is written 4 times consecutively to forcibly reset the upper/lower counter so that data transmission restarts with the upper 8-bit transmission. The excursion can be recovered by executing the synchronizing function periodically.


8-bit data transmission synchronization

## Serial Peripheral interface (SPI)

The Serial Peripheral Interface (SPI) becomes operable by setting IM3/2/1 pins to GND/IOVcc/GND levels respectively. The SPI is available through the chip select line (CS*), serial transfer clock line (SCL), serial data input (SDI), and serial data output (SDO). In the SPI mode, the IM0/ID pin functions as ID pin. In the SPI mode, the unused DB15-2 pins must be fixed at either IOVcc or GND level.

The HD66789 recognizes the start of data transfer at the falling edge of CS* input to initiate the transfer of start byte. It recognizes the end of data transfer at the rising edge of CS* input. The HD66789 is selected when the 6-bit chip address in the start byte transferred from the transmission device and the 6-bit device identification code assigned to the HD66789 are compared and both 6-bit data correspond. When selected, the HD66789 starts taking in the subsequent data string. The setting for the least significant bit of the identification code is made with the ID pin. The five upper bits of the identification code must be 01110 . Two different chip addresses must be assigned to the HD66789 because the seventh bit of the start byte is assigned to a register select bit (RS). When $\mathrm{RS}=0$, index register write or status read is executed. When $\mathrm{RS}=1$, instruction write or RAM read/write is executed. The eighth bit of the start byte is to specify read or write ( $\mathrm{R} / \mathrm{W}$ bit). The data are received when the $\mathrm{R} / \mathrm{W}$ bit is 0 , and are transmitted when the $\mathrm{R} / \mathrm{W}$ bit is 1 .

In the SPI mode, the data are written to GRAM after two-byte data transmission. The data are expanded into 18 bits by adding one bit (the same data as the MSB of RB) next to the LSB of RB data.

After receiving the start byte, the HD66789 starts to transmit or receive data by byte. The data transmission adopts a format by which the MSB is first transmitted. All HD66789 instructions consist of 16 bits and they are executed internally after two bytes are transmitted with the MSB first (DB15 to 0). The data to write to RAM are expanded into 18 -bit data. After the start byte is received, the first byte is always fetched as the upper eight bits of the instruction and the second byte is fetched as the lower eight bits of the instruction. The 4-byte data that are read from RAM right after the start byte are made invalid. The HD66789 reads as valid data from the 5th-byte data.

Start Byte Format

| Transmitted bits | $\mathbf{S}$ | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ | $\mathbf{5}$ | $\mathbf{6}$ | $\mathbf{7}$ | $\mathbf{8}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Start byte format | Transmission |  |  |  |  |  |  |  |  |
| start |  |  |  |  |  |  |  |  |  |$\quad$ Device ID code

Note 1) ID bit is selected with the IM0/ID pin.

| RS and R/W Bit Function |  |  |
| :--- | :--- | :--- |
| RS | R/W | Function |
| 0 | 0 | Set index register |
| 0 | 1 | Read status |
| 1 | 0 | Write instruction or RAM data |
| 1 | 1 | Read instruction or RAM data |



Data format for SPI

B)Consecutive data transmission through SPI

C) RAM data read transmission

D) Status read / instruction read


Note: One byte of invalid dummy data are read after the start byte.
The valid data are read from the second byte.
Data transmission through Clock-Synchronized Serial Bus Interface

## VSYNC Interface

The HD66789 incorporates a VSYNC-I/F, which enables moving picture display with only a system interface and the frame-synchronizing signal (VSYNC). This interface enables moving picture display with minimum modification to a conventional system.


VYSNC interface
The VSYNC-I/F becomes operable by setting DM1-0 $=10$ and $\mathrm{RM}=0$. In the VSYNC I/F mode, the internal display operations are synchronized with VSYNC. By writing data to RAM through a system interface in a speed that is higher for more than a fixed speed than the internal display operation speed, it enables moving picture display through a system interface, while preventing flickers while the screens are being updated.

Display operations are executed by the internal clock generated by the internal oscillator and VSYNC input. All display data are stored in RAM. This enables moving picture display only by transmitting data that are written over, thereby minimizing the number of data transmission while displaying moving picture. The high-speed write mode $(H W M=1)$ enables RAM access in high speed with low power consumption.


Moving picture data transmission through VSYNC interface

The VSYNC-I/F has limits on the minimum speed for RAM write through a system interface and the frequency of the internal clock. It requires RAM write speed more than the result that is calculated from the following formula.

```
- Internal clock frequency (fosc) \([\mathrm{Hz}]=\) Frame frequency \(\times\) (Display line (NL) + Front porch (FP) + Back
porch \((B P)) \times 16\) clocks \(\times\) Fluctuation
- Minimum speed for RAM write (min.)[Hz] > \(176 \times\) Display line \((\mathrm{NL}) /\{((\) Back porch \((B P)+\)
Display raster-row (NL) - Margin) \(\times 16\) clocks) / fosc\}
```

Note 1) When RAM write does not start right after the falling edge of VSYNC, the time between the falling edge of VSYNC and the start of RAM write must also be taken into account.

An example of the RAM write speed and the frequency of the internal clock in the VSYNC interface mode is as follows.

## [Example]

Display size $\quad 176 \mathrm{RGB} \times 240$ lines
Display line $\quad 240$ lines $(\mathrm{NL}=11110)$
Back/front porch $\quad 14 / 2$ lines $(B P=1110 / \mathrm{FP}=0010)$
Frame frequency $\quad 60 \mathrm{~Hz}$
Internal clock frequency $($ fosc $)[\mathrm{Hz}]=60 \mathrm{~Hz} \times(240+2+14) \times 16$ Clock $\times 1.1 / 0.9=300 \mathrm{kHz}$

When calculating the internal clock frequency, possible causes of fluctuations must also be taken into consideration. The allowance for this fluctuation is $\pm 10 \%$ from the center value, and the range of the frequency must be within VSYNC period.

As the causes of fluctuations, the above example takes the variation in the LSI fabrication and the room temperature into account. Other possible causes of fluctuations, such as variation in the external resistors or the voltage change are not considered in the above example. It is necessary to make a setting with enough margins to include the allowances for these factors.

Minimum speed for RAM writing [Hz]
$>176 \times 240 /\{((14+240-2)$ raster-rows $\times 16$ clock $) / 300 \mathrm{kHz}\}=3.14 \mathrm{MHz}$
In this case, RAM write is performed in synchronization with the falling edge of VSYNC.
When the data for one frame are written to RAM completely, there must be more than 2 raster-rows of margin before the raster-rows driven for the display.

By writing data to RAM on the falling edge of VSYNC at the speed of 3.14 MHz or more, the data for the whole screen on RAM are overwritten before the display operation starts. Accordingly, the flicker due to updating moving picture data can be avoided while displaying a moving picture.


Operation through VSYNC interface

## Notes to the VSYNC interface

1. The aforementioned example of calculation is just a result of calculation. In the actual settings, causes for the fluctuations of internal clocks and so on should be taken into consideration. It is necessary to make a setting for the RAM write speed with enough margins.
2. The aforementioned example of calculation is the value in case of writing over the entire screen. Limiting the area for the moving picture display will create more margins for the RAM write speed.


Limiting moving picture display area
3. A front porch period continues after the completion of 1 frame display and until the next input of VSYNC.
4. The transition between the internal clock operation mode (DM1-0 $=00$ ) and the VSYNC interface mode becomes effective after displaying one frame made during instruction setting.
5. In the VSYNC interface mode, the partial display, vertical scroll, and interlaced drive functions are not available.
6. In the VSYNC interface mode, set AM to 0 to transmit display data in the aforementioned method.
7. In the VSYNC interface mode, write display data to RAM in the high speed write mode (HWM = 1)


Transition flow between VSYNC and internal clock operation modes

## External Display Interface

The following interfaces are available as the external display interface (RGB interface). The interface is selected by setting RIM1-0 bits. RAM is accessible through the RGB interface.

RIM bits setting and RGB interface

| RIM1 | RIM0 | RGB Interface | PD Pin |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 18-bit RGB interface | PD17-0 |
| 0 | 1 | 16-bit RGB interface | PD17-13, 11-1 |
| 1 | 0 | 6-bit RGB interface | PD17-12 |
| 1 | 1 | Setting disabled |  |

Note 1) The use of multiple interfaces simultaneously is not possible.

## RGB interface

Through the RGB-I/F, the display operation is performed in synchronization with VSYNC, HSYNC, and DOTCLK. The RGB interface enables data transmission with low power consumption by overwriting the area that needs update in high-speed write mode in combination with the window address function. The front and back porches must be set before and after the display period.


## RGB interface

## VLD and ENABLE signals

The relationship with the VLD and ENABLE signals is as follows. With the ENABLE signal, the addresses are not updated during data write, while with the VLD signal, the addresses are updated during data write when the ENABLE is "Low". The polarity of the ENABLE signal is inverted by the setting of EPL bit.

| EPL | ENABLE | VLD | RAM Write | RAM Address |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | Valid | Updated |
| 0 | 0 | 1 | Invalid | Updated |
| 0 | 1 | ${ }^{*}$ | Invalid | Unchanged |
| 1 | 0 | ${ }^{*}$ | Invalid | Unchanged |
| 1 | 1 | 0 | Valid | Updated |
| 1 | 1 | 1 | Invalid | Updated |

## RGB interface timing

The timing chart of $16 / 18$-bit RGB interfaces is as follows.


VLW: the period in which VSYNC is low level
HLW. the period in which HSYNC is low level
DTST: the set up time for data transmission
Note: Data to be displayed must be written in the high-speed write mode (HWM = 1) in RGB I/F mode.

16-/18-bit RGB Interface Timing

The timing chart of 6-bit RGB interface is as follows.


6-bit RGB Interface Timing

## Moving picture display

The HD66789 incorporates the RGB interface to display moving pictures and RAM to store display data, which provides the following merits in displaying moving pictures.

- The window address function enables the transfer of only data for the moving picture area.
- The high-speed write mode enables high-speed access to RAM with low power consumption
- Only transmitting data that are written over the moving picture area.
- Reduced transmission contributes to the reduction of power consumption of the entire system.
- In combination with a system interface, the still picture area, such as an icon, can be updated while displaying moving pictures.


## RAM access through system interface in RGB-I/F mode

RAM is accessible through a system interface in the RGB-I/F mode. In the RGB interface mode, data are being written to RAM in synchronization with the DOTCLK input while the ENABLE is "Low". When writing data to RAM through the system interface, it is necessary to set ENABLE to "High" to stop data write through the RGB-I/F. Setting RM $=0$ allows RAM access through the system interface. When reverting to the RGB interface mode, wait a write/read bus cycle. Then, set RM = 1 and the index to R22h to start RAM access though the RGB-I/F. When the RAM writes through the RGB and system interface conflicts, it is not guaranteed that the data are properly written to RAM.

The following is an example of moving picture display through the RGB-I/F and updating still picture area through the system interface.


Updating Still Picture Area during Displaying Moving Picture

## 6-bit RGB interface

The 6-bit RGB interface is selected by setting RIM1-0 bits to 10 . The display operation is synchronized with VSYNC, HSYNC, and DOTCLK signals. Display data are transmitted to RAM in synchronization with the display operation through 6-bit RGB data bus (PD17-12) according to data valid signal (VLD), and the data enable signal (ENABLE). Unused pins (PD11 to 0) must be fixed to either IOVcc or GND level.

The instructions are set only through a system interface.


6-bit RGB interface


Data format for 6-bit interface

## Data transmission synchronization in 6-bit RGB interface mode

The HD66789 incorporates a transmission counter to count the first, second, third data transmissions in the 6-bit RBG interface mode. The transmission counter is reset to the first transmission on the falling edge of VSYNC. When a discrepancy occurs in the transmission of first, second and third data, the counter is reset so that a first data transmission will be made at the start of each frame (on the falling edge of VSYNC) and the data transmission restarts in the correct order from the next frame. In case of displaying moving pictures, which requires consecutive data transfer, this function minimizes the effect from the discrepancy in the data transmission and makes it easy to return to the normal display.

The internal display operation is executed by pixel. Note that each DOTCLK input must correspond to a pixel. Otherwise data transmission discrepancies will occur and affect the displays of the current and ensuing frames.


6-bit data transmission synchronization

## 16-bit RGB interface

The 16 -bit RGB interface is selected by setting RIM1-0 bits to 01 . The display operation is synchronized with VSYNC, HSYNC, and DOTCLK signals. Display data are transmitted to RAM in synchronization with the display operation through 16-bit RGB data bus (PD17-13, 11-1) according to the data valid signal (VLD), and the data enable signal (ENABLE).

The instructions are set only through a system interface.


16-bit RGB interface


Data format for 16-bit interface

## 18-bit RGB interface

The 18 -bit RGB interface is selected by setting RIM1-0 bits to 00 . The display operation is synchronized with VSYNC, HSYNC, and DOTCLK signals. Display data are transmitted to RAM in synchronization with the display operation through 18-bit RGB data bus (PD17-0) according to the data valid signal (VLD), and the data enable signal (ENABLE).

The instructions are set only through a system interface.


18-bit RGB interface


Data format for 18-bit interface

## Notes to the external display interface

1. While an external display interface is selected, the following functions are not available.

| Function | External Display Interface | Internal Display Operation |
| :--- | :--- | :--- |
| Partial display | Not available | Available |
| Scroll function | Not available | Available |
| Interlaced drive | Not available | Available |
| Graphics operation function | Not available | Available |

2. The VSYNC, HSYNC, and DOTCLK signals must be supplied consecutively during display operation through the RGB-I/F.
3. When setting NO1-0, SDT1-0, and EQ1-0 bits in the RGB-I/F mode, the reference clock is the DOTCLK, not the internal operation clock.
4. In the 6 -bit RGB-I/F mode, RGB (pixels) data are transmitted by three clocks. The data transmission, therefore, should be made by RGB.
5. In the 6-bit RGB-I/F mode, the interface signals, VSYNC, HSYNC, DOTCL, ENABLE, VLD, and PD17-0, should be set by RGB (pixels) in convenience for transmitting RGB pixels.
6. The transitions between the internal operation mode and external display interface should be made according to the mode switching sequence below.
7. In the RGB-I/F mode, the front porch period continues after displaying one frame data until the next VSYNC signal input.
8. In the RGB-I/F mode, the data must be written in the high-speed write mode $(H W M=1)$.
9. In the RGB-I/F mode, the address is set every frame on the falling edge of VSYNC.


Transition between the Internal Clock Operation Mode and RGB Interface Mode


RAM data write sequence through system interface in RGB-I/F mode

## Timing Interfacing with Liquid Crystal Panel Signals

The relationship between RGB I/F signals and the liquid crystal panel signals in the RGB I/F mode is as follows.


Relationship between RGB I/F signal and the liquid crystal panel signal

The timing interfacing with the liquid crystal panel signals in the internal clock operation mode is as follows.


Interfacing with the liquid crystal panel signals in the internal clock operation mode

## Scan Mode Setting

The shift direction of gate signal is changeable by the combination of SM and GS bit settings. This allows various ways of connecting a liquid crystal panel and the HD66789.


Scan mode setting

## High-Speed Burst RAM Write Function

The HD66789 incorporates high-speed burst RAM-write function, which writes data to RAM in one-fourth the access time required for a standard RAM-write operation. This function is especially useful for applications which require the high-speed rewrite of the display data such as display of colored moving picture and so on.

In the high-speed RAM write mode (HWM), data to write to RAM is temporarily stored to the internal register of HD66789. The data storage in the register is executed by word. When the data storage operation is executed 4 times, all data stored in the register are written to RAM at once. While the data is being written from the register to RAM, another set of data is being written to the register. This function enables high-speed and consecutive RAM write, which are required in displaying moving pictures and so on.


Operational flow of High-Speed Burst RAM Write


High-Speed Consecutive Write to RAM


Operation of High-Speed Consecutive Writing to RAM (8-Bit Interface)

## Notes to the high-speed RAM write mode

1. The logical/compare operations are not available.
2. The RAM write operation is executed every four words. Set the lower 2 bits of the addresses as follows when setting the address.
*When ID $0=0$, the lower two bits in the address must be set to 11 before RAM write. *When ID $0=1$, the lower two bits in the address must be set to 00 before RAM write.
3. The RAM write operation is executed every four words. If the RAM write operation is terminated before all four-word data is written to RAM, the last data will not be written to RAM.
4. When the index register is set to R22H (RAM data write), the first RAM write operation is always executed. In this case, the RAM data read is not operable simultaneously. During RAM read, set the HWM to 0 .
5. The high-speed RAM write mode is not compatible with the normal RAM write mode. When the mode must be switched to the other, make a new address set before starting RAM write.
6. When writing data in the high speed RAM write mode within the range specified with the window address, some window-address range may require dummy write operation. See "High-Speed RAM Write with Window Address Function".

Comparison between Normal and High-Speed RAM Write Operations

|  | Normal RAM Write <br> (HWM=0) | High-Speed RAM Write (HWM=1) |
| :--- | :--- | :--- |
| Logical operation function | Available | Not available |
| Compare operation function | Available | Not available |
| BGR function | Available | Available |
| Write mask function | Available | Available |
| RAM address set | Specified by one <br> word | ID0 bit=0: Set the lower two bits to 11 <br> ID0 bit=1: Set the lower two bits to 00 |
| RAM read | Read by one word | Not available |
| RAM write | Write by one word | Dummy write operations may be required depending <br> on the specified window-address range |
| Window address | Set by one word | Horizontal range(HSA/HSE): more than four words <br> Number of horizontal writing : 4N (N>=2) |
| External display interface | Available | Available |
| AM Setting | AM =1/0 | AM =0 |

## High-Speed RAM Write with Window Address

To rewrite the data in an arbitrary rectangular area of RAM consecutively in high speed, the number of RAM access should be made 4 multiple times. Accordingly some window-address range may require dummy write operation to make the RAM access 4 multiple times. The number of dummy write is set when setting the window address as follows.

The horizontal window-address range specifying bits (HSA1-0, HEA1-0) specify the number of dummy write operations executed at the start and end of the data to write to RAM. The total RAM access must be 4 multiple times per line.

Number of Dummy Write Operations in High-Speed RAM Write (HSA Bits)

| HSA1 | HSAO | Number of Dummy Write Operations <br> inserted |
| :--- | :--- | :--- |
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 2 |
| 1 | 1 | 3 |

Number of Dummy Write Operations in High-Speed RAM Write (HEA Bits)

HEA1 HEAO | Number of Dummy Write Operations |
| :--- |
| inserted |

| 0 | 0 | 3 |
| :--- | :--- | :--- |
| 0 | 1 | 2 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

The number of RAM access when writing data in the horizontal direction must be made $4 \times \mathrm{N}$ times by including the dummy writes.

Horizontal RAM write $=$ start dummy write + write data + end dummy write $=4 \times \mathrm{N}$ (times)
An example of RAM write in high speed RAM write mode with the window address is as follows.
The RAM data in the specified window-address range is written over consecutively in high speed by inserting two dummy writes at the start of the line and three dummy writes at the end of the line. The number of dummy writes is specified with the window-address range specifying bits. In this case, set HSA1-0 to 10 , HEA1-0 to 00.


High-Speed RAM Write with Window Address Function

## Window Address Function

The window address function enables consecutive data write within the rectangular window-address area on the on-chip GRAM, which is specified with horizontal address registers (start: HSA7-0, end: HEA 7-0) and vertical address registers (start: VSA7-0, end: VEA7-0).

The address transition direction is determined with AM bits (either increment or decrement). Accordingly, the data, including picture data, are written consecutively without taking the data wrap position into consideration.

The window-address range must be specified within the GRAM address area. An address set must be set within the window-address range.
[Condition on setting window-address range]

$$
\begin{array}{ll}
\text { (horizontal direction) } & 00 \mathrm{H} \leq \text { HSA7 }-0 \leq \text { HSA7 }-0 \leq \mathrm{AFH} \\
\text { (vertical direction) } & 00 \mathrm{H} \leq \text { VSA7-0 } \leq \text { VEA7-0 } \leq \mathrm{EFH}
\end{array}
$$

[Condition on making an address set within the window-address range]

$$
\begin{array}{ll}
\text { (RAM address) } & \text { HSA7 }-0 \leq \text { AD7 }-0 \leq \text { HEA7-0 } \\
& \text { VSA7- } 0 \leq \text { AD15- } 8 \leq \text { VEA7-0 }
\end{array}
$$

Note: In high-speed RAM write mode , the lower two bits of the address must be set as follows.
ID0 $=0$ : The lower two bits of the address must be set to 11 .
ID $0=1$ : The lower two bits of the address must be set to 00 .


Address transition direction in specified window-address range

## Graphics Operation Function

The HD66789 greatly reduces the load on the graphics-processing software in the microcomputer with the 18-bit bus architecture and the graphics bit operation. The graphics bit operation includes:

1. The write data mask function that selectively rewrites some of the 18 -bit write data.
2. The conditional rewrite function that compares the write data and the compare bit data and writes the data sent from the microcomputer only when the conditions are satisfied.

The graphics bit operation is controlled by setting bits in the entry mode register and RAM-write-data mask register, and the write operation from the microcomputer.

## Graphics Operation

|  | Bit Setting |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| Operation Mode | I/D | AM | LG2-0 |  |
| Write mode 1 | $0 / 1$ | 0 | 000 | Horizontion and Usage |
| Write mode 2 | $0 / 1$ | 1 | 000 | Vertical data replacement |
| Write mode 3 | $0 / 1$ | 0 | 110111 | Conditional horizontal data replacement |
| Write mode 4 | $0 / 1$ | 1 | 110111 | Conditional vertical data replacement |



Graphics operation flow

## Write-data Mask Function

The HD66789 expands the 16-bit data sent from the microcomputer into the 18-bit data. In the 18 -bit interface mode, data are not expanded. The write data mask function of the HD66789 controls the write operation of the 18 -bit data from the microcomputer to GRAM by bit. The write data mask function write data in the bits whose corresponding bits in the write data mask resister (WM17-0) are assigned with " 0 ". It does not write data in the bits whose corresponding bits in the write data mask register (WM17-0) are assigned with " 1 ", and the corresponding data in GRAM are not overwritten but retained. This function is useful when only one-pixel data are rewritten or a particular color in the display is selectively changed.


Write data mask function

## Graphics Operation Processing

1. Write mode 1: $\mathrm{AM}=0, \mathrm{LG} 2-0=000$

This mode is used when data are horizontally written in high-speed mode. It is also used to initialize the graphics RAM (GRAM) or to draw a line horizontally. The write-data mask function (WM17-0) is also available with this mode. After writing, the address counter (AC) automatically increments by 1 (I/D = 1) or decrements by $1(\mathrm{I} / \mathrm{D}=0)$, and jumps to the counter at the opposing edge of the next one-raster-row below after when the counter reaches either left or right edge of GRAM.


Write Mode 1
2. Write mode 2: $\mathrm{AM}=1, \mathrm{LG} 2-0=000$

This mode is used when data are vertically written in high-speed mode. It is also used to initialize the graphics RAM (GRAM), develop font patterns or draw a line vertically. The write-data mask function (WM17-0) is also available with this mode. After writing, the address counter (AC) automatically increments by 256, and automatically jumps to the counter either at the top of the next right row (ID = 1) or at the top of the next left row $(I / D=0)$ according to the setting in the I/D bit, when the address reaches the bottom of GRAM.

```
Operation example
) I/D = "1", AM = "1", LG2-0 = "000
2) WM17-0 = "OOFFF"H
3) AC = "0000"H
```




Note 1) The bits in the GRAM with "are not overwritten.
Note 2) After writing data to the address "EF00"H, the address counter jumps to "0001"H.

Write Mode 2
3. Write mode 3: $\mathrm{AM}=0, \mathrm{LG} 2-0=110 / 111$

This mode is used when data are horizontally written with comparing the write data and the value set in the compare register (CP17-0) by R, G, B pixel. When the result of the comparison satisfies a condition, the write data sent from the microcomputer are written to GRAM. The write-data mask function (WM17-0) is also available with this mode. After writing, the address counter (AC) automatically increments by 1 (I/D $=1)$ or decrements by $1(I / D=0)$, and jumps to the counter at the opposing edge of the next one-raster-row below after when the counter reaches either left or right edge of GRAM.


Write Mode 3
4. Write mode 4: $\mathrm{AM}=1, \mathrm{LG} 2-0=110 / 111$

This mode is used when data are horizontally written with comparing the write data and the value set in the compare register (CP17-0) by R, G, B pixel. When the result of the comparison satisfies a condition, the write data sent from the microcomputer are written to GRAM. The write-data mask function (WM17-0) is also available with this mode. After writing, the address counter (AC) automatically increments by 256 , and automatically jumps to the counter either at the top of the next right row (ID =1) or at the top of the next left row ( $\mathrm{I} / \mathrm{D}=0$ ) according to the setting in the I/D bit, when the address reaches the bottom of GRAM.


## Write Mode 4

## $\gamma$-Correction Function

The HD66789 incorporates $\gamma$-correction function to simultaneously display 262,144 colors, by which 8 level grayscale is determined by the gradient-adjustment and fine-adjustment registers. Select either positive or negative polarity of the registers according to the characteristics of a liquid crystal panel.


Grayscale control

## Configuration of Grayscale Amplifier

The eight levels (VIN0-7) of grayscale are determined by the gradient adjustment and fine adjustment registers. The 8 levels are then divided into 32 levels (V0-31) by the ladder resistors placed between each level.


Grayscale amplifier


Ladder Resistors and 8-to-1 Selector

## $\gamma$-Correction Register

The $\gamma$-adjustment register is a group of registers to set an appropriate grayscale voltage for the $\gamma$ characteristics of a liquid crystal panel. The register group is categorized into the ones adjusting gradient, amplitude, and fine-tuning in relation to grayscale number and grayscale voltage characteristics. Each register can make an independent setting for the positive/negative polarity. The reference value and RGB are common to both polarities.


Gradient, Amplitude, Fine Adjustments

## 1. Gradient adjustment registers

The gradient adjustment registers are used to adjust the gradient around the middle of the grayscale number and voltage characteristics without changing a dynamic range. To adjust a gradient, the values of the variable resistors (VRHP (N)/VRLP (N)) in the middle of the ladder resistor block for grayscale voltage generation are controlled. The registers incorporate separate registers for positive and negative polarities to be compatible with asymmetric drive.

## 2. Amplitude adjustment registers

The amplitude adjustment registers are used to adjust the amplitude of the grayscale voltage. To adjust the amplitude, the values of the variable resistors $(\operatorname{VRP}(\mathrm{N}) 1 / 0)$ in the bottom of the ladder resistor block for grayscale voltage generation are adjusted. Same with the gradient registers, the amplitude adjustment registers also incorporate separate registers for positive and negative polarities.

## 3. Fine adjustment registers

The fine adjustment register is to fine-adjust the grayscale voltage level. To fine-adjust the grayscale voltage level, each level of 8 -level reference voltages generated from the ladder registers is controlled by 8 -to- 1 selector. Same with the other registers, the fine-adjustment registers also incorporate separate registers for positive and negative polarities.
$\gamma$-Correction Registers

| Register <br> Groups | Positive <br> Polarity | Negative <br> Polarity | Description |
| :--- | :--- | :--- | :--- |
| Gradient <br> adjustment | PRP0 2 to 0 | PRN0 2 to 0 | Variable resistor VRHP (N) |
|  | PRP1 2 to 0 | PRN1 2 to 0 | Variable resistor VRLP (N) |
|  | VRP0 3 to 0 | VRN0 3 to 0 | Variable resistor VRP (N)0 |
| Fine adjustment | PKP0 2 to 0 | PKN0 2 to 0 | 8-to-1 selector (voltage level of grayscale 1) |
|  | PKP1 2 to 0 | PKN1 2 to 0 | 8-to-1 selector (voltage level of grayscale 8) |
|  | PKP2 2 to 0 | PKN2 2 to 0 | 8-to-1 selector (voltage level of grayscale 20) |
|  | PKP3 2 to 0 | PKN3 2 to 0 | 8-to-1 selector (voltage level of grayscale 43) |
|  | PKP4 2 to 0 | PKN4 2 to 0 | 8-to-1 selector (voltage level of grayscale 55) |

## Ladder resistors and 8-to-1 selector

## Block configuration

The block diagram of page $\mathbf{1 1 2}$ consists of two ladder resistors including variable resistors, and 8-to-1 selectors which select the voltage generated by the ladder resistors to output a reference voltage for the grayscale voltage. The variable resistors and the 8 -to- 1 selectors are controlled by the $\gamma$ correction registers. Pins that are connected to a variable resistor are provided to compensate the variation among the panels.

## Variable resistor

There are three kinds of variable resistors for the gradient adjustment (VRHP(N)/VRLP(N)), the amplitude adjustment $(1)(\operatorname{VRP}(\mathrm{N}) 0)$, and the amplitude adjustment $(2)(\operatorname{VRP}(\mathrm{N}) 1)$. The resistance is determined by the gradient adjustment and amplitude adjustment registers as is shown below.

| Gradient adjustment |  |
| :---: | :---: |
| Contents of Register <br> PRP(N) 0/1[2:0] | Resistance <br> VRHP(N) <br> VRLP(N) |
| 000 | $0 R$ |
| 001 | $4 R$ |
| 010 | $8 R$ |
| 011 | $12 R$ |
| 100 | $16 R$ |
| 101 | $20 R$ |
| 110 | $24 R$ |
| 111 | $28 R$ |


| Amplitude adjustment (1) <br> Contents of Register <br> VRP(N)O[3:0] |  |
| :---: | :---: |
| 0000 | Resistance <br> VRP(N)0 |
| 0001 | $2 R$ |
| 0010 | $4 R$ |
| $\vdots$ | $\vdots$ |
| $\vdots$ | $26 R$ |
| 1101 | $28 R$ |
| 1111 | $30 R$ |
| 1111 |  |


| Amplitude adjustment (2) <br> Contents of Register <br> VRP(N)1[4:0] <br> 00000 <br> Resistance <br> VRP(N)1 |  |
| :---: | :---: |
| 00001 | $0 R$ |
| 00010 | $2 R$ |
| $!$ | $\vdots$ |
| 11101 | $29 R$ |
| 11110 | $30 R$ |
| 11111 | $31 R$ |

Rev.0.12, May 09 2003, page 115 of 156

## Renesns

## 8-to-1 selector

The 8-to- 1 selectors select a voltage level generated by the ladder resistors according to the fine adjustment registers, and output six kinds of reference voltage, VIN1 to VIN 6. The relationship between the fine adjustment register and the selected voltage is as follows.

Fine adjustment registers and selected voltage
The value of Register Selected Voltage

| PKP(N)[2:0] | VINP(N)1 | VINP(N)2 | VINP(N)3 | VINP(N)4 | VINP(N)5 | VINP(N)6 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 000 | KVP(N)1 | KVP(N)9 | KVP(N)17 | KVP(N)25 | KVP(N)33 | KVP(N)41 |
| 001 | KVP(N)2 | KVP(N)10 | KVP(N)18 | KVP(N)26 | KVP(N)34 | KVP(N)42 |
| 010 | KVP(N)3 | KVP(N)11 | KVP(N)19 | KVP(N)27 | KVP(N)35 | KVP(N)43 |
| 011 | KVP(N)4 | KVP(N)12 | KVP(N)20 | KVP(N)28 | KVP(N)36 | KVP(N)44 |
| 100 | KVP(N)5 | KVP(N)13 | KVP(N)21 | KVP(N)29 | KVP(N)37 | KVP(N)45 |
| 101 | KVP(N)6 | KVP(N)14 | KVP(N)22 | KVP(N)30 | KVP(N)38 | KVP(N)46 |
| 110 | KVP(N)7 | KVP(N)15 | KVP(N)23 | KVP(N)31 | KVP(N)39 | KVP(N)47 |
| 111 | KVP(N)8 | KVP(N)16 | KVP(N)24 | KVP(N)32 | KVP(N)40 | KVP(N)48 |

The grayscale levels (V0-V31) are calculated according to the following formulas.
Formulas for calculating voltage (Positive polarity) (1)

| Pin | Formula | Fine adjustment register value | Reference Voltage |
| :---: | :---: | :---: | :---: |
| KVP0 | VREG10UT - $\mathrm{V}^{*}$ VRPO/SUMRP | - | VINPO |
| KVP1 | VREG10UT - $\triangle \mathrm{V}^{*}$ VRPO $+5 \mathrm{R} /$ /SUMRP | PKP02-00 $=$ "000" | VINP1 |
| KVP2 | VREG1OUT - $\Delta \mathrm{V}^{*}$ VRP0+9R)/SUMRP | PKP02-00 = "001" |  |
| KVP3 | VREG10UT - $\Delta \mathrm{V}^{*}$ VRP $0+13 \mathrm{R} /$ /SUMRP | PKP02-00 $=$ "010" |  |
| KVP4 | VREG10UT - $\Delta \mathrm{V}^{*}$ VRP $0+17 \mathrm{P}$ / /SUMRP | PKP02-00 $=$ "011" |  |
| KVP5 | VREG10UT - $\Delta \mathrm{V}^{*}$ VRP0+21R//SUMRP | PKP02-00 $=$ "100" |  |
| KVP6 | VREG10UT - $\triangle \mathrm{V}^{*}$ VRP $0+25 \mathrm{R}$ / /SUMRP | PKP $02-00=$ "101" |  |
| KYP7 | VREG1OUT - $\Delta \mathrm{V}^{*}$ VRP $0+29 \mathrm{R} /$ /SUMRP | PKP02-00 $=$ "110" |  |
| KVP8 | VREG10UT - $\Delta \mathrm{V}^{*}$ VRP $0+33 \mathrm{R}$ / /SUMRP | PKP02-00 $=$ "111" |  |
| KVP9 | VREG10UT - $\triangle V^{*}$ (VRP0 $\left.+33 R+V R H P\right) /$ SUMRP | PKP12-10 $=$ "000" | VINP2 |
| KVP10 | VREG10UT - $\triangle V^{*}\left(\right.$ VRP ${ }^{\text {a }}$ +34R + VRHP)/SUMRP | PKP12-10 $=$ "001" |  |
| KVP11 | VREG1OUT - $\triangle \mathrm{V}^{*}$ (VRP0+35R+VRHP)/SUMRP | PKP12-10 $=$ "010" |  |
| KVP12 | VREG10UT - $\triangle \mathrm{V}^{*}$ (VRP0+36R+VRHP)/SUMRP | PKP12-10 $=$ "011" |  |
| KVP13 | VREG10UT - $\triangle V^{*}$ (VRP0 $\left.+37 R+V R H P\right) /$ SUMRP | PKP12-10 $=$ "100" |  |
| KVP14 | VREG10UT - $\Delta \mathrm{V}^{*}$ (VRP0+38R+VRHP)/SUMRP | PKP12-10 $=$ "101" |  |
| KVP15 | VREG10UT - $\triangle V^{*}$ (VRP $0+39 \mathrm{~S}+\mathrm{VRHP}$ )/SUMRP | PKP12-10 $=$ "110" |  |
| KVP16 | VREG10UT - $\triangle V^{*}$ (VRP0 $+40 \mathrm{~S}+\mathrm{VRHP}$ )/SUMRP | PKP12-10 = "111" |  |
| KVP17 | VREG10UT - $\triangle \mathrm{V}^{*}$ (VRP0 $+45 \mathrm{R}+\mathrm{VRHP}$ )/SUMRP | PKP22-20 $=$ "000" | VINP3 |
| KVP18 |  | PKP22-20 $=$ "001" |  |
| KVP19 | VREG10UT - $\triangle V^{*}$ (VRP0 $+47 \mathrm{~F}+\mathrm{VRHP}$ )/SUMRP | PKP22-20 $=$ "010" |  |
| KVP20 | VREG10UT - $\triangle \mathrm{V}^{*}$ (VRP0+48R+VRHP)/SUMRP | PKP22-20 = "011" |  |
| KVP21 | VREG10UT - $\triangle V^{*}$ (VRP0+49R+VRHP)/SUMRP | PKP22-20 $=$ "100" |  |
| KVP22 | VREG10UT - $\triangle V^{*}$ (VRP0+50R+VRHP)/SUMRP | PKP22-20 $=$ "101" |  |
| KVP23 | VREG1OUT - $\Delta \mathrm{V}^{*}$ (VRP0+51R+VRHP)/SUMRP | PKP22-20 $=$ "110" |  |
| KVP24 | VREG10UT - $\triangle V^{*}$ (VRP $0+52 R+V R H P /$ /SUMRP | PKP22-20 $=$ "111" |  |
| KVP25 | VREG10UT - $\Delta \mathrm{V}^{*}$ (VRPO+68R+VRHP)/SUMRP | PKP32-30 $=$ "000 ${ }^{\text {PKP32-30 }} 00010$ | VINP4 |
| KVP27 | VREG10UT - $\triangle V^{*}$ (VRPO + +70R + VRHP)/SUMRP | PKP32-30 $=$ "010" |  |
| KVP28 | VREG10UT - $\triangle V^{*}(V R P 0+71 R+V R H P) / S U M R P$ | PKP32-30 $=$ "011" |  |
| KVP29 | VREG10UT - $\triangle \mathrm{V}^{*}$ (VRP0+72R+VRHP)/SUMRP | PKP32-30 $=$ "100" |  |
| KVP30 | VREG10UT - $\triangle \mathrm{V}^{*}($ VRP $0+73 R+$ VRHP)/SUMRP | PKP32-30 $=$ "101" |  |
| KVP31 | VREG10UT - $\triangle V^{*}($ VRP $0+74 R+V R H P) / S U M R P$ | PKP32-30 $=$ "110" |  |
| KVP32 | VREG10UT - $\triangle \mathrm{V}^{*}$ (VRPO $+75 \mathrm{~F}+\mathrm{VRHP}$ )/SUMRP | PKP32-30 = "111" |  |
| KVP33 | VREG10UT - $\triangle V^{*}($ VRP $0+80 R+V R H P) / S U M R P$ | PKP42-40 $=$ "000" | VINP5 |
| KVP34 | VREG10UT - $\triangle V^{*}$ (VRP0 $+81 \mathrm{P}+\mathrm{VRHP}$ )/SUMRP | PKP42-40 = "001" |  |
| KVP35 | VREG10UT - $\Delta \mathrm{V}^{*}$ (VRP0 $+82 \mathrm{R}+\mathrm{VRHP}$ )/SUMRP | PKP42-40 $=$ "010" |  |
| KVP36 | VREG10UT - $\triangle \mathrm{V}^{*}$ (VRP0+83R+VRHP)/SUMRP | PKP42-40 $=$ "011" |  |
| KVP37 | VREG10UT $-\triangle V^{*}$ (VRPO $+84 R+V R H P /$ /SUMRP | PKP42-40 $=$ "100" |  |
| KVP38 | VREG10UT - $\triangle \mathrm{V}^{*}$ (VRPO $+85 \mathrm{R}+\mathrm{VRHP}$ P)/SUMRP | PKP42-40 $=$ "101" |  |
| KVP39 | VREG10UT - $\triangle V^{*}(V R P 0+86 R+V R H P) /$ USMRP | $\begin{aligned} & \text { PKP42-40 }=" 110 " \\ & \hline \text { PKP42-40 }=\text { "111" } \end{aligned}$ |  |
| KVP41 | VREG1OUT - $\mathrm{V}^{*}$ (VRPO+87R+VRHP+VRLP)/SUMRP | PKP52-50 $=$ "000" | VINP6 |
| KVP42 |  | PKP52-50 $=$ "001" |  |
| KVP43 | VREG1OUT - $\triangle V^{*}$ (VRP0 $+95 R+V R H P+$ VRLP)/SUMRP | PKP52-50 $=$ "010" |  |
| KVP44 | VREG1OUT - $\Delta \mathrm{V}^{*}$ (VRPO+99R+VRHP+VRLP)/SUMRP | PKP52-50 = "011" |  |
| KVP45 | VREG10UT - $\Delta \mathrm{V}^{*}$ VRPP $0+103 R+$ VRHP + VRLP/SUMMP | PKP52-50 $=$ "100" |  |
| KVP46 | VREG1OUT - $\Delta \mathrm{V}^{*}$ (VRP0+107R+VRHP+VRLP//SUMRP | PKP52-50 = "101" |  |
| KVP47 | VREG10UT - $\Delta V^{*}$ (VRPO $0+111 \mathrm{R}+\mathrm{VRHP}+\mathrm{VRLP}$ /SUMMR | PKP52-50 $=$ "110" |  |
| KVP48 | VREG10UT - $\Delta \mathrm{V}^{*}$ (VRPO+115R+VRHP+VRLP/SUMMP | PKP52-50 = "111" |  |
| KVP49 | VREG1OUT - $\Delta \mathrm{V}^{*}$ (VRPO+120R+VRHP+VRLP//SUMRP | - | VINP7 |
| SUMRP : Sum of positive ladder resistors $=128 R+$ VRHP + VRLP + VRPO $+V R P 1$SUMRN SUMRN : Sum of negative ladder resistors $=128 R+$ VRHN + VRLN+VRNO + VRN $\Delta V$ : Voltage difference between VREG1OUT and VGS |  |  |  |

Formulas for calculating voltage (Positive polarity) (2)


Formulas for calculating voltage (Negative polarity) (1)


Formulas for calculating voltage (Negative polarity) (2)

| Grayscale Voltage | Formula |
| :---: | :---: |
| V0 | VINN0 |
| V1 | V4+(VINN1-V4)* $15 / 24$ ) |
| V2 | V4+(VINN1-V4)*(8/24) |
| V3 | V4+(VINN1-V4)*(4/24) |
| V4 | VINN2 |
| V5 | V10+(V4-V10)* $20 / 24$ ) |
| V6 | $\mathrm{V} 10+(\mathrm{V} 4-\mathrm{V} 10)^{*}(16 / 24)$ |
| V7 | V10+(V4-V10)* $12 / 24$ ) |
| $V 8$ | $\mathrm{V} 10+(\mathrm{V} 4-\mathrm{V} 10)^{*}(8 / 24)$ |
| V9 | $\mathrm{V} 20+(\mathrm{V} 8-\mathrm{V} 20) *(4 / 24)$ |
| V10 | VINN3 |
| V11 | V21+(V10-V21)*(21/24) |
| V12 | V21+(V10-V21)*(19/24) |
| V13 | V21+(V10-V21)* $17 / 24$ ) |
| V14 | $\mathrm{V} 21+(\mathrm{V} 10-\mathrm{V} 21)^{*}(15 / 24)$ |
| V15 | V21+(V10-V21)* $13 / 24$ ) |
| V16 | V21+(V10-V21)* $11 / 24$ ) |
| V17 | $\mathrm{V} 21+(\mathrm{V} 10-\mathrm{V} 21)^{*}(9 / 24)$ |
| V18 | V21+(V10-V21)* $7 / 24$ ) |
| V19 | V21+(V10-V21)* $5 / 24$ ) |
| V20 | V21+(V10-V21)* $3 / 24$ ) |
| V21 | VINN4 |
| V22 | V27+(V21-V27)*(20/24) |
| V23 | V27+(V21-V27)*(16/24) |
| V24 | V27+(V21-V27)* $12 / 24$ ) |
| V25 | V27+(V21-V27)* $8 / 24$ ) |
| V26 | V27+(V21-V27)* $4 / 24$ ) |
| V27 | VINN5 |
| V28 | VINN6 +(V27-VINN6)*(20/24) |
| V29 | VINN6 +(V27-VINN6)*(16/24) |
| V30 | VINN6 +(V27-VINN6)* ${ }^{\text {(9/24) }}$ |
| V31 | VINN7 |

Relationship between RAM data and output level
The relationship between the RAM data and the source output level is as follows.


RAM data and the output voltage


Source output and Vcom

## 8-color Display Mode

The HD66789 incorporates 8-color display mode. The available grayscale levels are V0 and V31, and the voltages for the other levels (V1-V30) are halted to reduce power consumption.

The $\gamma$-fine-adjustment registers, PKP0-PKP5 and PKN0-PKN5 are not available in the 8-color display mode. Since the power supply for the levels V1-V30 are halted, RGB data in GRAM should be set to either " 000000 " or " 111111 " before setting this mode so that V0 or V31 is selected.


Grayscale control

To switch between the 262 , 144-color mode and the 8 -color mode, make settings according to the following sequences.


## System Configuration

The following figure illustrates an example of configuring a TFT-LCD panel of 176x 240 dots withHD66789.


System configuration with HD66789

## Configuration of Power Generation Circuit

The internal configuration of power generation circuit of HD66789 is as follows.


## Specification of External Elements Connected to HD66789 Power Supply

The following table shows specifications of external elements connected to HD66789 power supply.
Capacitor

| Capacity | Recommended voltage | Connect pins |
| :--- | :--- | :--- |
| $1 \mu \mathrm{~F}$ (B characteristic) | 6 V | VREG1OUT, VciOUT, VOUT4, VcomH, VcomL, <br> C11+/-, C21+/- |
|  | 10 V | VLOUT1, C21+/-, C22+/- |
|  | 25 V | VLOUT2, VLOUT3 |
| $0.1 \mu \mathrm{~F}$ (B characteristic) | 6 V | V0P, V0N, V31P, V31N, TESTA4 |

## Shot-key diode

| Feature | Connect pin |
| :--- | :--- |
| VF < 0.4V / 20mA at 25 centigrade, VR>=30V | GND - VGL |
| (recommended diode : HSC226) | $($ Vci - VGH $)$ |
|  | (Vci - DDVDH) |

Variable resistor

| Feature | Connect pin |
| :--- | :--- |
| $>200 \mathrm{k} \Omega$ | VcomR |

## Instruction Setting Flow

Make a setting for each instruction according to the following sequence.

## Display ON/OFF



Standby and Sleep


## Power Supply Setting

Whenever turning on the power supply, it must be done in accordance to the following procedure.
The stabilization time for the oscillation circuits, step-up circuits, and operational amplifiers depends on the external resistors and capacitors.


Display ON Sequence

## Pattern Diagram for Voltage Setting

The following figures are the pattern diagram of voltage setting for the HD66789 and the voltage waveforms.


Pattern diagram for voltage setting
Note 1) Voltage drop occurs in relation to set voltage for each DDVDH, VGH, VGL, VCL output depending on current consumption required for each output. (DDVDH+VREG1OUT) $>0.5 \mathrm{~V}$ and (VcomL - VCL) $>0.5 \mathrm{~V}$ show the relationship in relation to the actual voltage. When AC frequency of Vcom1 and Vcom 2 is high (e.g. AC occurs by line), current consumption is also large. In this case, check voltage before use.


Applied voltage to the TFT display

## Oscillation Circuit

The HD66789 generates oscillation by internal R-C oscillator with an external oscillation resistor placed between the OSC1 and OSC2 pins. The oscillation frequency varies depending on the value of external resistor, the distance of wiring, and the power supply voltage for the oscillation. For example, the oscillation frequency becomes low when increasing the value of Rf resistor, or lowering the power supply voltage. See the "Electric Characteristics Notes" section for the relationship between the Rf resistor value and the oscillation frequency.


## External Resistor Oscillation Mode

Note 1) Place the Rf resistor as close as to the OSC1, OSC2 pins.
Note 2) Make sure not to arrange other wiring beneath or close to OSC1-OSC2 wiring to avoid effects from coupling.

## n-raster-row Inversion AC Drive

The HD66789, in addition to LCD inversion AC drive by frame, supports n-raster-row inversion AC drive where alternation occurs by n raster-rows, where n takes a number between 1 to 64 . The n-raster-row inversion AC drive enables to overcome the problems related to display quality.

In determining $n$ (the value set in the NW bit +1 ), the number of raster-rows by which alternation occurs, check the display quality on the actual liquid crystal panel. Setting a small number of raster-rows will raise the AC frequency of the liquid crystal and increase the charge/discharge current on the liquid crystal cells..

n-raster-rows inversion AC drive

## Interlaced Drive

The HD66789 supports interlaced drive, which divides one frame into n fields and then drives to prevent flickers.

To determine the number of fields ( n : value set in the FLD bits), check the display quality on the actual liquid crystal panel. The following table shows the gate selection for each number of fields, 1 to 3 . The figure illustrates the output waveforms of the 3-field interlaced drive.

## Gate selection

| FLD1-0 |  | 01 |  | 11 |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Gate |  | - | 1 | 2 | 3 |
| G1 |  | 0 | O |  |  |
| G2 |  | 0 |  | 0 |  |
| G3 |  | 0 |  |  | 0 |
| G4 |  | 0 | 0 |  |  |
| G5 |  | 0 |  | 0 |  |
| G6 |  | 0 |  |  | 0 |
| G7 |  | 0 | 0 |  |  |
| G8 |  | 0 |  | O |  |
| G9 |  | O |  |  | O |
| - |  | - | - | - | - |
| - |  | - |  |  |  |
| G237 |  | 0 |  |  | O |
| G238 |  | 0 | 0 |  |  |
| G239 |  | O |  | O |  |
| G240 |  | 0 |  |  | 0 |




Gate output timing in 3-field interlaced drive

## AC Timing

The AC timings of frame inversion AC drive, 3-field interlaced drive, and n-raster-row inversion drive are illustrated as follows. In case of frame inversion AC drive, alternation occurs at the completion of drawing one frame, followed by a blank, which lasts for 16 H periods. In this case, all outputs from the gate are Vgoff outputs. In case of interlaced drive, alternation occurs at the completion of drawing one field, followed by a blank. The total period of the blanks in one frame amounts to 16 H period. In case of $\mathrm{n}-$ raster-row, a blank lasting 16 H period is inserted after drawing a full screen.

During interlaced drive, make the numbers of back and front porches more than that of field.


## AC timing

## Frame-Frequency Adjustment Function

The HD66789 incorporates frame frequency adjustment function. The frame frequency during the liquid crystal drive is adjusted by the instruction setting (DIV, RTN) while keeping the oscillation frequency fixed.

Setting the oscillation frequency high in advance allows switching the frame frequency in accordance to the kind of displayed picture (i.e. moving/still picture). When displaying a still picture, set the frame frequency low to save power consumption, while setting the frame frequency high when displaying a moving picture which requires high-speed switching of screens.

## Relationship between Liquid Crystal Drive Duty and Frame Frequency

The relationship between the liquid crystal drive duty and the frame frequency is calculated by the following formula. The frame frequency is adjusted through the instruction setting with the 1-H period adjustment bit (RTN bit) and the operation clock division bit (DIV bit).

| (Formula for the frame frequency) |  |  |
| :---: | :---: | :---: |
| Frame frequency $=$ | fosc |  |
|  | Clock cycle | per raster-row $\times$ division ratio $\times($ Line $+\mathrm{BP}+\mathrm{FP})$ |
|  |  | fosc: R-C oscillation frequency |
|  |  | Line: number of drive raster-rows (NL bit) |
|  |  | Clock cycles per raster-row: RTN bit |
|  |  | Division ratio: DIV bit |
|  |  | The number of raster-rows for the front porch: FP |
|  |  | The number of raster-rows for the back porch: BP |

## Calculation Example The maximum frame frequency $=60 \mathrm{~Hz}$

Number of drive raster-rows: 240
$1-\mathrm{H}$ period: 16 clock cycles $($ RTN3- $0=0000)$
Operation clock division ratio: 1 division

$$
\text { fosc }=60 \mathrm{~Hz} \times(0+16) \text { clock } \times 1 \text { division } \times(240+16) \text { lines }=246(\mathrm{kHz})
$$

In this case, the R-C oscillation frequency becomes 246 kHz . Adjust the external resistor to the R-C oscillator to 246 kHz .

## Screen -split Drive Function

The HD66789 allows selectively driving two screens at arbitrary positions with the screen-drive position registers (R42 and R43). Only the raster-rows required to display two screens at arbitrary positions are selectively driven to reduce power consumption.

The first screen drive position register (R42) specifies the start line (SS17-10) and the end line (SE17-10) for displaying the first screen. The second screen drive position register (R43) specifies the start line (SS27-20) and the end line (SE27-20) for displaying the second screen. The second screen control is effective when the SPT bit is set to 1 . The total number of raster-rows driven for displaying the first and second screens must be less than the number of liquid crystal drive raster-rows.


Screen-split Drive

## Notes to the setting of 1st/2nd screen drive position registers

When making settings for the start line (SS17-10) and end line (SE17-10) of the first screen drive position register (R42), and the start line (SS27-20) and end line (SE27-20) of the second screen drive position register (R43) with the HD66789, it is necessary to satisfy the following conditions to display screens correctly.

| One-screen Drive (SPT = 0) |  |
| :---: | :---: |
| Register Settings | Display Operation |
| (SE17-10) - (SS17-10) = NL | Full screen display <br> The area of (SE17-10) - (SS17-10) is normally displayed. |
| (SE17-10) - (SS17-10) < NL | Partial screen display <br> The area of (SE17-10) - (SS17-10) is normally displayed. <br> The rest of the area is white display irrespective of data in RAM. |
| (SE17-10) - (SS17-10) > NL | Setting disabled |
| Note 1) SS17-10 $\leq$ SE17-0 $\leq$ "E <br> Note 2) Setting disabled for SS2 | SE27-20. |
| Two-screen Drive (SPT = 1) |  |
| Register Settings | Display Operation |
| $\begin{aligned} & \text { ((SE17-10) - (SS17-10)) } \\ & +((\text { SE27-20) }-(\text { SS27-20) })=\text { NL } \end{aligned}$ | Full screen display <br> The area of (SE27-20) - (SS17-10) is normally displayed. |
| $\begin{aligned} & ((\text { SE17-10) - (SS17-10) }) \\ & +((\text { SE27-20 })-(\text { S27-20) })<\text { NL } \end{aligned}$ | Partial screen display <br> The area of (SE27-10) - (SS17-10) is normally displayed. <br> The rest of the area is white display irrespective of data in RAM. |
| $\begin{aligned} & ((\text { SE17-10 })-(\text { SS17-10 })) \\ & +((S E 27-20)-(\text { SS27-20 }))>N L \end{aligned}$ | Setting disabled |
| Note 1) Make sure that SS17-10 $\leq$ SE17-10 < SS27-20 $\leq$ SE27-20 $\leq$ EFH. |  |

The setting for the driver output in the non-display area during the partial display is changeable according to the characteristics of the display panel.

## Source outputs in non-display area

|  |  | Source Output for Non-display Area |  |
| :---: | :---: | :--- | :--- |
| PT1 | PT0 | Positive Polarity | Negative Polarity |
| 0 | 0 | V31 | V0 |
| 0 | 1 | V31 | V0 |
| 1 | 0 | GND | GND |
| 1 | 1 | High-Z | High-Z |



Partial display setting flow

## Absolute Maximum Values

| Item | Symbol | Unit | Value | Notes |
| :--- | :--- | :--- | :--- | :--- |
| Power supply voltage (1) | Vcc | V | $-0.3 \sim+4.6$ | 1,2 |
| Power supply voltage (2) | Vci - GND | V | $-0.3 \sim+4.6$ | 1,2 |
| Power supply voltage (3) | DDVDH - GND | V | $-0.3 \sim+6.0$ | 1,2 |
| Power supply voltage (4) | GND -VCL | V | $-0.3 \sim+4.6$ | 1,2 |
| Power supply voltage (5) | DDVDH - VCL | V | $-0.3 \sim+9.0$ | 1 |
| Power supply voltage (6) | VGH - GND | V | $-0.3 \sim+18.5$ | 1,2 |
| Power supply voltage (7) | GND -VGL | V | $-0.3 \sim+18.5$ | 1,2 |
| Input voltage | Vt | V | $-0.3 \sim$ Vcc + 0.3 | 1 |
| Operating temperature | Topr | ${ }^{\circ} \mathrm{C}$ | $-40 \sim+85$ | 1,3 |
| Storage temperature | Tstg | ${ }^{\circ} \mathrm{C}$ | $-55 \sim+110$ | 1 |

Note 1) The LSI may be permanently damaged if it is used under the condition exceeding the above absolute maximum values. It is also recommended to use the LSI within the limit of its electric characteristics during normal operation. Exceeding the conditions may lead to malfunction of LSI and affect its credibility.
Note 2) The voltage from GND.
Note 3) The DC and AC characteristics of chip and wafer products are guaranteed at $85^{\circ} \mathrm{C}$.

## Electric Characteristics (T.B.D.)

## DC Characteristics

$\left(\mathrm{V}_{\mathrm{CC}}=1.8\right.$ to $3.7 \mathrm{~V}, \mathbf{T a}=-40$ to $\left.+85^{\circ} \mathrm{C}^{\text {Note } 1}\right)$

| Item | Symbol Unit | Test Condition | Min | Typ | Max | Notes |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Input high voltage | $\mathrm{V}_{\mathrm{IH}}$ | V | $\mathrm{V}_{\mathrm{CC}}=1.8$ to 3.7 V | $0.7 \mathrm{~V}_{\mathrm{CC}}$ | - | $\mathrm{V}_{\mathrm{CC}}$ | 2,3 |
| Input low voltage (1) <br> (OSC1 pin) | $\mathrm{V}_{\mathrm{IL}} 1$ | V | $\mathrm{~V}_{\mathrm{CC}}=1.8$ to 3.7 V | -0.3 | - | $0.15 \mathrm{~V}_{\mathrm{CC}} 2,3$ |  |
| Input low voltage (2) <br> (Except OSC1 pin) |  | $\mathrm{V}_{\mathrm{IL} 2}$ | V | $\mathrm{VCC}=1.8 \mathrm{~V}$ to 2.4 V | -0.3 | - | 0.15 Vc |

## AC Characteristics

$\left(V_{C C}=1.7\right.$ to $3.7 \mathrm{~V}, \mathbf{T a}=\mathbf{- 4 0}$ to $\left.+\mathbf{8 5}{ }^{\circ} \mathrm{C}^{\text {Note } 1}\right)$
Clock Characteristics ( $\mathbf{V}_{\mathrm{CC}}=\mathbf{1 . 8}$ to $\mathbf{3 . 7} \mathbf{V}$ )

| Item | Symbol | Unit | Test Condition | Min | Typ | Max | Notes |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| External clock <br> frequency | fcp | kHz | $\mathrm{VCC}=1.8$ to 3.3 V | 100 | 270 | 600 | 9 |  |
| External clock duty <br> ratio | Du |  | $\%$ | Vg | $\mathrm{C}=1.8 \mathrm{t}$ | 3.3 V | 45 | 50 |

80-system Bus Interface Timing Characteristics
Normal Write Mode (HWM=0) $($ Vcc = 1.8 to 2.4 V$)$


High-Speed Write Mode (HWM=1) (Vcc = 1.8 to 2.4 V)

| Item | Symbol | Unit | Test Condition | Min | Typ | Max |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bus cycle time Write | tcycw | ns | Figure 2 | 200 | - | - |
| Read | $\mathrm{t}_{\text {cYCR }}$ | ns | Figure 2 | 800 | - | - |
| Write low-level pulse width | PW ${ }_{\text {LW }}$ | ns | Figure 2 | 90 | - | - |
| Read low-level pulse width | PW ${ }_{\text {LR }}$ | ns | Figure 2 | 350 | - | - |
| Write high-level pulse width | PW ${ }_{\text {HW }}$ | ns | Figure 2 | 90 | - | - |
| Read high-level pulse width | PW ${ }_{\text {HR }}$ | ns | Figure 2 | 400 | - | - |
| Write/Read rise/fall time | $\mathrm{t}_{\text {WRr, }}$ WRf | ns | Figure 2 | - | - | 25 |
| Set up time $\frac{\text { Write (RS to } \mathrm{CS}^{\star}}{} \frac{\left.\mathrm{WB}^{\star}\right)}{\text { Read (RS to } \mathrm{CS}} \mathrm{RD}^{\star}$ ) |  | ns | F rure 2 | 0 | - | - |
| Address hold time |  | ns | Fig e 2 | 5 | - | - |
| VLD setup time | $\mathrm{t}_{\mathrm{vs}}$ | ns | Fid re 2 | 60 | - | - |
| VLD hold time |  | hs | , gure 1 | 15 | - | - |
| Write data set up time | tosw | ns | Figure 2 | 60 | - | - |
| Write data hold time | $t_{H}$ | ns | Figure 2 | 15 | - | - |
| Read data delay time | $\mathrm{t}_{\text {DDR }}$ | ns | Figure 2 | - | - | 200 |
| Read data hold time | $\mathrm{t}_{\text {DHR }}$ | ns | Figure 2 | 5 | - | - |

Normal Write Mode (HWM=0) : Vcc=2.4 to 3.7 V


High-Speed Write Mode (HWM=1) : Vcc = 2.4 to 3.7 V

| Item | Symbol | Unit | Test Condition | Min | Typ | Max |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bus cycle time Write | tcyew | ns | Figure 2 | 100 | - | - |
| Read | $\mathrm{t}_{\text {CYCR }}$ |  |  | 500 | - | - |
| Write low-level pulse width | PW ${ }_{\text {Lw }}$ | ns | Figure 2 | 40 | - | - |
| Read low-level pulse width | PW LR | ns | Figure 2 | 250 | - | - |
| Write high -level pulse width | PW ${ }_{\text {HW }}$ | ns | Figure 2 | 40 | - | - |
| Read high -level pulse width | PW ${ }_{\text {HR }}$ |  | F | 200 | - | - |
| Write/Read rise/fall time | twRr, wRf |  | F jure 2 | - | - | - |
|  Write (RS to $\mathrm{CS}^{*}$, <br> Set up time $\left.\mathrm{WR}^{*}\right)$ | WR |  | F | 0 | - | 25 |
| Read (RS to CS*, RD*) |  |  |  | 10 | - | - |
| Address hold time | $t_{\text {AH }}$ | ns | Figure 2 | 2 | - | - |
| VLD set-up time | tvs | ns | Figure 2 | 25 | - | - |
| VLD hold time | $\mathrm{t}_{\mathrm{VH}}$ | ns | Figure 2 | 2 | - | - |
| Write data set up time | $\mathrm{t}_{\text {DSW }}$ | ns | Figure 2 | 25 | - | - |
| Write data hold time | $\mathrm{t}_{\mathrm{H}}$ | ns | Figure 2 | 2 | - | - |
| Read data delay time | $t_{\text {DDR }}$ | ns | Figure 2 | - | - | 200 |
| Read data hold time | $\mathrm{t}_{\text {DHR }}$ | ns | Figure 2 | 5 | - | - |

Clock Synchronized Serial Interface Timing Characteristics
Vcc $=1.8$ to 2.4 V

| Item |  | Symbol | Unit | Test Condition | Min | Typ | Max |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Serial clock cycle time | Write (received) | $t_{\text {scyc }}$ | us | Figure 3 | 0.1 | - | 20 |
|  | Read (transmitted ) | $\mathrm{tscyc}^{\text {c }}$ | us | Figure 3 | 0.5 | - | 20 |
| Serial clock high-level pulse width | Write (received) | $\mathrm{t}_{\text {SCH }}$ | ns | Figure 3 | 40 | - | - |
|  | Read | $t_{s}$ | s | f gures | 230 | - | - |
| Serial clock low-level pulse width | $\begin{array}{l\|l} \text { rite } \\ \text { (re } \\ \hline \end{array}$ |  |  | $2$ | 40 | - | - |
|  | $\begin{gathered} (\text { transmitted } \\ ) \end{gathered}$ | $\mathrm{t}_{\text {SCL }}$ | ns | Figure 3 | 230 | - | - |
| Serial clock rise/fall time |  | $\mathrm{t}_{\text {scr, } \text {, tscf }}$ | ns | Figure 3 | - | - | 20 |
| Chip select set up time |  | tcsu | ns | Figure 3 | 20 | - | - |
| Chip select hold time |  | $\mathrm{t}_{\mathrm{CH}}$ | ns | Figure 3 | 60 | - | - |
| Serial input data set up time |  | $\mathrm{t}_{\text {SISU }}$ | ns | Figure 3 | 30 | - | - |
| Serial input data hold time |  | $\mathrm{t}_{\text {SIH }}$ | ns | Figure 3 | 30 | - | - |
| Serial input data delay time |  | $\mathrm{t}_{\text {SOD }}$ | ns | Figure 3 | - | - | 200 |
| Serial input data hold time |  | $\mathrm{t}_{\text {SOH }}$ | ns | Figure 3 | 5 | - | - |

Vcc=2.4 to 3.3 V

| Item |  | Symbol | Unit | Test Condition | Min | Typ | Max |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Serial clock cycle time | $\begin{gathered} \text { Write } \\ \text { (receive)) } \end{gathered}$ | $\mathrm{t}_{\text {SCYc }}$ | us | Figure 3 | 0.1 | - | 20 |
|  | Read (send) | $\mathrm{t}_{\text {scyc }}$ | us | Figure 3 | 0.35 | - | 20 |
| Serial clock high-level pulse width | Write (receive) | $\mathrm{t}_{\text {sch }}$ | ns | Figure 3 | 40 | - | - |
|  | Read (send |  |  | Figure 3 | 150 | - | - |
| Serial clock low-level pulse width | Write (receiv | * |  | F jure 3 | 40 | - | - |
|  | $\begin{aligned} & \text { head } \\ & \text { (send) } \end{aligned}$ | scl |  | figur 3 | 150 | - | - |
| Serial clock rise/fall time |  | $\mathrm{t}_{\text {scr, scf }}$ | ns | Figure 3 | - | - | 20 |
| Chip select set up time |  | $\mathrm{t}_{\text {cSu }}$ | ns | Figure 3 | 20 | - | - |
| Chip select hold time |  | $\mathrm{t}_{\mathrm{CH}}$ | ns | Figure 3 | 60 | - | - |
| Serial input data set up time |  | $\mathrm{t}_{\text {SISU }}$ | ns | Figure 3 | 30 | - | - |
| Serial input data hold time |  | $\mathrm{t}_{\text {SIH }}$ | ns | Figure 3 | 30 | - | - |
| Serial output data delay time |  | $\mathrm{t}_{\text {SOD }}$ | ns | Figure 3 | - | - | 130 |
| Serial output data hold time |  | $\mathrm{t}_{\text {SOH }}$ | ns | Figure 3 | 5 | - | - |



RGB interface timing characteristics
18/16 bit RGB interface (HWM =1), Vcc = 1.8V to 2.4V

| Item | Symbol | Unit | Test Condition | min. | typ. | max. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VSYNC/HSYNC Set up time | tSYNCS | clock | Figure 5 | 0 | - | 1 |
| ENABLE Set up time | tENS | ns | Figure 5 | 20 | - | - |
| ENABLE Hold time | tENH | ns | Figure 5 | 80 | - | - |
| VLD Set up time | tVLS | ns | Figure 5 | 20 | - | - |
| VLD Hold time | VL | ns | Figure 5 | 80 | - | - |
| DOTCLK "Low" Level pulse width |  | ns | e 5 | 90 | - | - |
| DOTCLK "High" Level pulse width | PWbit |  | Figure 5 | 90 | - | - |
| DOTCLK cycle time | tCYCD | ns | Figure 5 | 200 | - | - |
| Data Set up time | tPDS | ns | Figure 5 | 20 | - | - |
| Data Hole time | tPDH | ns | Figure 5 | 80 | - | - |
| DOTCLK, VSYNC, HSYNC rising and falling time | trgbr, trgbf | ns | Figure 5 | - | - | 25 |

18/16 bit RGB interface $(\mathbf{H W M}=1)$, $\mathrm{Vcc}=2.4 \mathrm{~V}$ to 3.7 V

| Item | Symbol | Unit | Test Condition | min. | typ. | max. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VSYNC/HSYNC Set up time | tSYNCS | clock | Figure 5 | 0 | - | 1 |
| ENABLE Set up time | tENS | ns | Figure 5 | 10 | - | - |
| ENABLE Hold time | tENH | ns | Figure 5 | 20 | - | - |
| VLD Set up time | tVLS | ns | Figure 5 | 10 | - | - |
| VLD Hold time | tVLH | ns | -igure 5 | 40 | - | - |
| DOTCLK "Low" Level pulse width | PWD | ns | F ure 5 | 40 | - | - |
| DOTCLK "High" Level pulse width | PVUDH | ns | Figure 5 | 40 | - | - |
| DOTCLK cycle time | tCYCD | ns | Figure 5 | 100 | - | - |
| Data Set up time | tPDS | ns | Figure 5 | 10 | - | - |
| Data Hole time | tPDH | ns | Figure 5 | 40 | - | - |
| DOTCLK, VSYNC, HSYNC rising and falling time | trgbr, trgbf | ns | Figure 5 | - | - | 25 |

6 bit RGB interface (HWM = 1), $\mathrm{Vcc}=\mathbf{1 . 8 V}$ to 2.4 V

| Item | Symbol | Unit | Test Condition | min. | typ. | max. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VSYNC/HSYNC Set up time | tSYNCS | clock | Figure 5 | 0 | - | 1 |
| ENABLE Set up time | tENS | ns | Figure 5 | 20 | - | - |
| ENABLE Hold time | tENH | ns | Figure 5 | 50 | - | - |
| VLD Set up time | +VLS | ns | Fiqure 5 | 20 | - | - |
| VLD Hold time | tVLH | Is | Figu 5 | 65 | - | - |
| DOTCLK "Low" Level pulse width |  |  | Figy | 50 | - | - |
| DOTCLK "High" Level pulse width | PWDH | ns | Figure 5 | 50 | - | - |
| DOTCLK cycle time | tCYCD | ns | Figure 5 | 120 | - | - |
| Data Set up time | tPDS | ns | Figure 5 | 20 | - | - |
| Data Hold time | tPDH | ns | Figure 5 | 65 | - | - |
| DOTCLK, VSYNC, HSYNC rising and falling time | trgbr, trgbf | ns | Figure 5 | - | - | 25 |

6 bit RGB interface $(\mathbf{H W M}=1), \mathrm{Vcc}=2.4 \mathrm{~V}$ to 3.3 V

| Item |  | Symbol | Unit | Test Condition | min. | typ. | max. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VSYNC/HSYNC Set up time |  | tSYNCS | clock | Figure 5 | 0 | - | 1 |
| ENABLE Set up time |  | tENS | ns | Figure 5 | 10 | - | - |
| ENABLE Hold time |  | tENH | ns | Figure 5 | 20 | - | - |
| VLD Set up time |  | tVLS | ns | Figure 5 | 10 | - | - |
| VLD Hold time | $\mathrm{Vcc}=2,4$ to2,7V | tVLH | ns | Figure 5 | 40 | - | - |
|  | $\begin{gathered} \mathrm{Vcc}=2,7 \text { to } \\ 3,7 \mathrm{~V} \end{gathered}$ | H | - | , | 30 | - | - |
| DOTCLK "Low" Level pulsewidth |  | PWDL | , | Figure | 30 | - | - |
| DOTCLK "High" Level pulse width |  | PWDH | ns | Figure 5 | 30 | - | - |
| DOTCLK cycle time |  | tCYCD | ns | Figure 5 | 70 | - | - |
| Data Set up time |  | tPDS | ns | Figure 5 | 10 | - | - |
| Data Hole time | $\begin{gathered} \mathrm{Vcc}=2,4 \text { to } \\ 2,7 \mathrm{~V} \end{gathered}$ | tPDH | ns | Figure 5 | 40 | - | - |
|  | $\begin{gathered} \mathrm{Vcc}=2,7 \text { to } \\ 3,7 \mathrm{~V} \end{gathered}$ | tPDH | ns | Figure 5 | 30 | - | - |
| DOTCLK, VSYNC, HSYNC rising and falling time |  | trgbr, trgbf | ns | Figure 5 | - | - | 25 |

Rev.0.12, May 09 2003, page 148 of 156

Liquid crystal driver output characteristics

| Item | Symbol | Unit | Test conditions | min. | typ. | max. | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Driver output delay time | tdd | $\mu \mathrm{S}$ | $\mathrm{Vcc}=3 \mathrm{~V}, \mathrm{VLCD}=5.5 \mathrm{~V}$, VDH=5.0V, CR oscillation ;fosc=270kHz(240 lines), <br> Ta=25"C, REV="0", SAP="001", <br> VRN4-0="0",VRP4-0="0" <br> PKP52-00="0",PRP12-00="0" <br> PKP52-00="0",PRP12-00="0" <br> All pins changes at the same time from same grayscale. The time till output level reaches -35 mV when VCOM polarity changes. <br> Loadrosistance $\mathrm{R}=10 \mathrm{k} \Omega$. | - | 40 | - | (11) |

1. For bare die and wafer products, specified up to $85^{\circ} \mathrm{C}$.
2. The following three circuits are I pin, I/O pin, O pin configurations.

3. The TEST pin must be grounded and the IM2/1 and IM0/ID pins must be grounded or connected to Vcc.
4. This applies to the resistor value (RSEG) between VSH, GND pins and segment signal pins.

5. This excludes the current flowing through output drive MOSs. This excludes the current flowing through the input/output units. The input level must be fixed high or low because through current increases if the CMOS input is left floating. Even if the CS pin is low or high when an access with the interface pin is not performed, current consumption does not change.
6. The following figure shows the relationship between the operation frequency and current consumption.

7. This is a voltage difference for the neighboring outputs under the same display condition. The output voltage deviation is a reference value.
8. The fluctuation of average o put voltage ndicat the diff ence $\delta$ average output voltage between chips. The average output v tage is an a erage plage $w$ hin a cl $p$ under the same display condition.

9. Applies to the external clock input (figure ).

10. Applies to the internal oscillator operations using external oscillation resistor Rf (figure and table).


External Resistance Value and R-C Oscillation Frequency (Referential Data)

| External | R-C Oscillation Frequency: fosc |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| (Rf) | $\begin{aligned} & \mathrm{Vcc}=1.8 \\ & \mathrm{~V} \end{aligned}$ | $\mathrm{Vcc}=2 \mathrm{~V}$ | $\mathrm{Vcc}=2.4 \mathrm{~V}$ | $\mathrm{Vcc}=3 \mathrm{~V}$ | $\mathrm{Vcc}=3.3 \mathrm{~V}$ |
| $110 \mathrm{k} \Omega$ | 299 | 333 | 372 | 401 | 411 |
| $150 \mathrm{k} \Omega$ | 234 | 258 | 284 | 305 | 311 |
| $180 \mathrm{k} \Omega$ | 202 | 22 | 243 | 258 | 263 |
| $200 \mathrm{k} \Omega$ | 186 | 21 | 222 | 235 | 240 |
| $240 \mathrm{k} \Omega$ | 160 | 1 | 188 | 198 | 202 |
| $270 \mathrm{k} \Omega$ | 145 |  | 169 | 177 | 181 |
| $300 \mathrm{k} \Omega$ | 132 | 143 | 153 | 161 | 163 |
| $390 \mathrm{k} \Omega$ | 106 | 113 | 121 | 126 | 128 |
| $430 \mathrm{k} \Omega$ | 97 | 104 | 110 | 115 | 116 |

11. Applies to the internal oscillator operations using external oscillation resistor Rf (figure and table).


Load circuits for measuring AC characteristics


80-system Bus Operation


Note 1) PWLW and PWLR is specified in the overlapped period when CS* is low and WR* or RD* is low. Note 2) Parallel data transfer is enabled on the DB15-8 pins when the 8-bit bus interface is used. Fix the DB7-0 pins to Vcc or GND.

Clock Synchronized Serial Interface Operation


RESET Operation


RGB I/F Operation


Liquid crystal Driver Output


RenesasTechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
Keep safety first in your circuit designs!

1. Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.
Notes regarding these materials
2. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.
Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts,
programs, algorithms, or circuit application examples contained in these materials.
. materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.
The information described here may contain technical inaccuracies or typographical errors.
Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).
解 as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
3. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
4. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
5. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
6. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.
http://www.renesas.com
$\square$
Copyright © 2003. Renesas Technology Corporation, All rights reserved. Printed in Japan. Colophon 0.0

## Revision Record

| Rev. | Date | Contents of Modification | Drawn by | Approved by |
| :--- | :--- | :--- | :--- | :--- |
| 0.1 | 2003.05 .08 | First issue |  |  |

